

DC/DC 模块电源

#### 产品描述

KT40-12D(-N)是一款非隔离 40A 单路输出的 POL 数字模块电源,它可工作在 4.5-14.4VDC 的宽输入电压范围, 兼容前端 5V/12V 输入系统, 并通过外部模拟分压和 PMBus 数字控制, 提供精确可调的 0.45-4.5VDC 电压的输出; 另外它还具备 PMBus<sup>®</sup>通信协议、远程控制、PGOOD、远端补偿、时钟同步、多模块并联的功能, 并具备输入过/欠压、输出过/欠压、输出过流、短路、过温等保护, 上位机可实现人机交互, 提供大量操作指令去控制和监控模块, 同时它拥有高电压精度、低输出效波、高动态响应等特性



#### 产品特点

- 宽输入电压范围: 4.5-14.4VDC, 含 5V、12V 通用输入
- 输出电压可调: 0.6V-4.5VDC, 数字调节可下降至 0.48V
- 40A 输出电流
- 最大可两模块并联至 80A
- 高精度产品输出电压偏差 2mV
- 输出纹波低至 4 mVp-p, 1.2Vout, 100%lo
- PMBus 数字通信协议
- 工作温度范围: -40 ℃ to +85 ℃
- 效率高达 95%, 7.5Vin, 3.3Vout, 100%lo, 损耗仅 5.9W

①模块出产设置默认输出 0.6V 输出,阈值微调具体调节见 PMBus 操作指南,模拟调节见 Trim 调节功能。

- 具备远程控制、PGOOD、远端补偿、时钟同步功能
- 具备输入欠压、输出过/欠压保护功能
- 具备输出过流、短路、过温保护功能
- 通过 PMBus 进行配置和监控

# The Adams of the A



## 应用领域

- ASICs、FPGA、ARM
- 网络处理器
- AI 处理器
- 分布式电源
- 通信设备
- 服务器和储存设备

#### 选型表

| ~   |              |                                 |           |                    |                |                |                    |
|-----|--------------|---------------------------------|-----------|--------------------|----------------|----------------|--------------------|
| 认证  | 产品型号         | 输入电压<br>(VDC)                   | 输出电压      | 输出电流<br>(A.)       | 输出电压偏差<br>(mV) | 效率             | <b>纹波(</b> Vo=1.2) |
| ••• |              | で                               | 19.19.1   | 标称值 『(VDC) 最大值 标称值 | <b>-</b>       | (标称,满载,典型值)    | 标称满载               |
|     |              | 12<br>(4.5-14.4)                | (0.6-2.0) | 40                 | ±2             | 91.5% (Vo=1.8) |                    |
|     | KT40-12D(-N) | KT40-12D(-N) 12 (2.0-3.3) 34 ±2 | ±2        | 94.0% (Vo=3.3)     | 4 mVp-p        |                |                    |
|     |              | (7.5-14.4)                      | (3.3-4.5) | 20                 | ±2             | 92.5% (Vo=4.5) |                    |

## 极限额定值

|    |                                              |             | Max. | 单位 |
|----|----------------------------------------------|-------------|------|----|
|    | VIN                                          | -0.3        | 15   |    |
| 电压 | NC , TRIM , PG , ON/OFF , SHARE3 , SHARE1    | -0.3        | 7    | V  |
|    | VS-, VS+, DATA, SMBALERT#, CLK, SYNC, SHARE, | SHARE2 -0.3 | 5.5  |    |



DC/DC 模块电源

|  | ADDRESS 0. ADDRESS 1 | -0.3 | 3.6 |  |
|--|----------------------|------|-----|--|
|  |                      |      |     |  |

注:

# 电气特性

| 项目             | 工作条件/参数         |                |                                         | Min. | Тур. | Max.  | 单位    |  |
|----------------|-----------------|----------------|-----------------------------------------|------|------|-------|-------|--|
| 输入电压范围         |                 |                |                                         |      | 12   | 14.4  |       |  |
| 输出电压范围         | 通过外置电阻分压        | 器              |                                         | 0.6  |      | 4.5   | VDC   |  |
| PMBus 输出电压范围   | 数字调节            | 数字调节           |                                         |      |      | 4.5   |       |  |
| 最大输入电流         | 100%负载          |                |                                         |      |      | 20    |       |  |
| 最大输出电流         |                 |                |                                         |      |      | 40    |       |  |
| 输出过流保护阈值       | 0.6-3.3         |                |                                         |      | 58   |       | Α     |  |
| (可通过 PMBus 调节) | 3.3-4.5         |                |                                         |      | 35   |       |       |  |
| 空载输入电流         | 标称输入电压、0%       | 负载,Vo=         | 0.6V                                    |      | 78   |       |       |  |
| (模块使能)         | 标称输入电压、0%       | 负载,Vo=         | 3.3V                                    |      | 220  |       | mA    |  |
| ON/OFF 关断时输入电流 |                 |                |                                         |      | 12   |       |       |  |
| 松山中口位羊         | 0.6-2.0VDC      |                |                                         |      | 2    |       |       |  |
| 输出电压偏差         | 2.0-4.5VDC      |                |                                         |      | 5    |       |       |  |
|                | Vo=0.6VDC       |                |                                         |      | 1    |       |       |  |
|                | Vo=1.2VDC       |                |                                         |      | 1    |       |       |  |
| 线性调整偏差         | Vo=1.8VDC       |                |                                         |      | 1    |       | 1     |  |
|                | Vo=3.3VDC       | Vo=3.3VDC      |                                         |      | 1    |       | mV    |  |
|                | Vo=4.5VDC       |                |                                         |      | 1    |       |       |  |
|                | Vo=0.6VDC       |                |                                         |      | 1    |       |       |  |
|                | Vo=1.2VDC       |                |                                         |      | 1    |       |       |  |
| 负载调整偏差         | Vo=1.8VDC       |                |                                         |      | 2    |       |       |  |
|                | Vo=3.3VDC       |                |                                         |      | 2    |       |       |  |
|                | Vo=4.5VDC       |                |                                         |      | 2    |       | -     |  |
|                |                 | 0.6VDC         | ;                                       |      | 4    |       |       |  |
|                |                 | 1.2VDC         |                                         |      | 10   |       | mVp-p |  |
| 输出电压纹波&噪声      | 20MHz,靠测法       | 1.8VDC         |                                         |      | 18   |       |       |  |
|                |                 | 3.3VDC         |                                         |      | 25   |       |       |  |
|                |                 | 4.5VDC         | ,                                       |      | 30   |       |       |  |
|                |                 | 0.6VDC         | c, 100A/us, 10A-30A-10A                 |      | ±18  |       |       |  |
|                |                 | 1.2VDC         | c, 100A/us, 10A-30A-10A                 |      | ±36  |       | -     |  |
| 动态负载           | 20MHz,靠测法       | 1.8VDC         | ; 100A/us, 10A-30A-10A                  |      | ±54  |       | mV    |  |
|                |                 |                | , 100A/us, 8.5A-25.5A-8.5A              |      | ±99  |       | _     |  |
|                |                 |                | , 100A/us, 5A-15A-5A                    |      | ±135 |       |       |  |
| 温度漂移系数         |                 |                | , , , , , , , , , , , , , , , , , , , , |      | ±0.4 |       | %/℃   |  |
| 最大容性负载         |                 |                |                                         |      |      | 10000 | μF    |  |
|                |                 |                | Vo=0.6VDC                               |      | 81.0 |       |       |  |
| ÷h sta         | \/- 10\/DQ 500' | <i>f</i> 2 ±1. | Vo=1.2VDC                               |      | 89.5 |       | 2     |  |
| 效率             | Vin=12VDC, 50%  | <b>贝</b>       | Vo=1.8VDC                               |      | 91.5 |       | %     |  |
|                |                 |                | Vo=3.3VDC                               |      | 93.5 |       | -     |  |

<sup>1.</sup>若超出``最大额定值"表内列出的应力值,可能会对器件造成永久损坏。长时间工作在极限额定条件下,器件的可靠性有可能会受到影响。所有电压值都是以大地(GND)为参 考基准。

<sup>2.</sup>该电源模块可应用于多种应用,从简单的独立供电到复杂的分布式电源架构,为了保持其最大的灵活性,内部不包含保险丝,但是为了实现系统最大的安全性和系统保护,推荐输入端增加保险丝(最大额定值推荐为 35A),也可根据实际应用需求,选择适合的保险丝。



|                    |                                  | Vo=4.5VDC    | _     | 92.5    |      |            |
|--------------------|----------------------------------|--------------|-------|---------|------|------------|
|                    |                                  | Vo=0.6VDC    | -     | 87.1    |      |            |
|                    | Vin=5VDC, 50%负载                  | Vo=1.2VDC    | -     | 90.4    |      |            |
|                    |                                  | Vo=1.8VDC    | -     | 93.0    |      |            |
|                    |                                  | Vo=3.3VDC    |       | 95.2    |      |            |
|                    | Vin=7.5VDC, 50%负载                | Vo=4.5VDC    |       | 94.0    |      | -          |
|                    |                                  | Vo=0.6VDC    | 78.0% | 82.5    |      | -          |
|                    |                                  | Vo=1.2VDC    | 84.0% | 88.5    |      |            |
|                    | Vin=12VDC, 100%负载                | Vo=1.8VDC    | 86.5% | 91.5    |      |            |
|                    |                                  | Vo=3.3VDC    | 89.0% | 94.0    |      |            |
| 效率                 |                                  | Vo=4.5VDC    | 87.5% | 92.5    |      | %          |
|                    |                                  | Vo=0.6VDC    |       | 82.5    |      |            |
|                    | Vin=5VDC,100%负载                  | Vo=1.2VDC    | _     | 88.5    |      |            |
|                    |                                  | Vo=1.8VDC    | _     | 91.5    |      |            |
|                    |                                  | Vo=3.3VDC    |       | 95.0    |      |            |
|                    | Vin=7.5VDC, 100%负载               | Vo=4.5VDC    |       | 94.0    |      |            |
|                    |                                  | Vo=0.6VDC    |       | 5.0     |      |            |
|                    | Vin=12VDC,100%负载                 | Vo=1.2VDC    |       | 6.2     |      | W          |
| 损耗                 |                                  | Vo=1.8VDC    |       | 7.1     |      |            |
| <i>5</i> .710      |                                  | Vo=3.3VDC    |       | 7.4     |      |            |
|                    |                                  | Vo=4.5VDC    |       | 8.3     |      |            |
| 模块频率               |                                  | 10           |       | 560     |      |            |
| 10000 T            | <br>同步时钟范围                       |              | 500   |         | 1500 | kHz        |
|                    |                                  | 高电平          |       |         |      | V          |
| 时钟同步/SYNC          | 低电平                              |              |       |         | 0.8  | V          |
| -11/1-19/01110     | 最小脉冲宽度                           |              | 100   | <u></u> |      | ns         |
|                    | 最小脉冲上升时间                         |              |       |         | 10   | ns         |
|                    | 4X - 1 - 1NV - 1 - T - 1 + 1   5 | 高电平(模块开)     | 3.5   |         | 5    | V          |
| 远程控制正逻辑 ON/OFF     | KT40-12D                         | 低电平(模块关)     | 0     |         | 0.5  | V          |
| 处性证明正逻辑 ON/OH      | K140-12D                         | 关断电流         |       |         | 0.5  |            |
|                    |                                  | 高电平(模块关)     | 3.5   |         | 5    | μ <b>A</b> |
| 与和控制各定提 ON/OFF     | KT40-12D-N                       |              |       |         |      | V          |
| 远程控制负逻辑 ON/OFF     | K140-12D-IN                      | 低电平(模块开)     | 0     |         | 0.5  |            |
|                    | T ウ语 体                           | 关断电流         | -     | 4.05    | 1    | μ <b>A</b> |
| ta > 4. E. (E. L.) | 开启阈值                             |              | -     | 4.25    |      | V          |
| 输入欠压保护             | 关断阈值                             |              | 425   | 4.0     |      | V          |
| t& 11.7+ F7 /D +>  |                                  | PMBus 指令可调范围 |       |         | 14   | V          |
| 输出过压保护             | TRIM 阈值                          |              |       | 800     |      | mV         |
| 输出欠压保护             | TRIM 阈值                          |              |       | 528     |      | mV         |
| 输出过温保护<br>主:       |                                  |              | -     | 130     | -    | %          |

运: ]1.本模块采用数字控制,数字控制包含一个配置文件,修改配置文件会影响模块的功能和性能。除非另有说明,所有规格均为在默认配置文件下的规格,如需更改配置文件, 可参考以下 PMBus 指令信息,同理上表模块正负逻辑通过数字控制修改;

<sup>2.</sup>除非另有说明,以上规格均在外围 Cin = (2x680uF/10 mΩF)//10x10 μF, Co=1x0.1 μF//5x47 μF//2x22 μF//680 μF//4x100 μF 下测试得出;

<sup>3.</sup>除非另有说明,输出电压的测试均在产品输出引脚上进行;

<sup>4.</sup>除非另有说明,以上规格均适用 1.2V 输出;

<sup>5.</sup>更改开关频率会影响模块性能,更改前请与 FAE 确认;

<sup>6.</sup>外部同步时钟引脚信号必须是占空比为50%的方波。



|      | _      | 数字特值                                    |          |
|------|--------|-----------------------------------------|----------|
|      | 121 IC | 赤げ 'ラ' パキル                              | VALUE OF |
| FIVI | פנענו  | *************************************** |          |
|      |        |                                         |          |

| 项目                      |                      | 工作条            | 件                                                    | Min.       | Тур.      | Max.    | 单位           |
|-------------------------|----------------------|----------------|------------------------------------------------------|------------|-----------|---------|--------------|
| 上位机信号特性                 | :                    |                |                                                      |            |           |         |              |
| 过温保护                    |                      |                |                                                      | -          | 130       | -       | *6           |
| PMBus 温度调节              | <b></b>              |                |                                                      | 120        | _         | 160     | $^{\circ}$ C |
| 输入欠压保护 P                | MBus 可调范围            |                |                                                      | 4.25       | _         | 13.8    | V            |
| 输出电压可调步                 | <b> </b>             |                |                                                      |            | 2         |         | mV           |
| Trim 阈值可调范              | 围                    |                |                                                      | 500        | 600       | 800     | mV           |
| PGOOD 特性                | '                    |                |                                                      |            |           |         |              |
| PGOOD 阈值精               | <b>青</b> 度           |                |                                                      | -4         |           | 4       | %            |
| 上位机测量特性                 | ŧ                    |                |                                                      |            |           |         |              |
| 上位机输出电压                 | 测量范围                 |                |                                                      | 0.48       | _         | 4.5     |              |
| 上位机输出电压                 | <b>G偏置电压</b>         |                |                                                      |            | 0.1       |         | V            |
| 上位机输出电压                 | 测量精度                 | Vo=1V          |                                                      | -0.8       | _         | 0.8     | %            |
| 上位机输出电流                 | 流测量范围                |                |                                                      | 0          | _         | 40      | Α            |
| 上位机输出电流                 | 記测量偏差                | lo≥20 <i>F</i> | A, IOUT_CAL_GAIN=0.503m Ω                            | -640       | _         | 640     | mA           |
| 注: 以上内容为 [              | PMBus 数字配置相关         | 规格,其具          | 4体应用见应用推荐。                                           |            |           |         |              |
| 初始化时间和软                 | た启动                  |                |                                                      |            |           |         |              |
|                         | 软启动时间 <sup>(1)</sup> |                | 默认值                                                  | _          | 2.7       | -       | ms           |
| † <sub>ss</sub>         | 软启动时间可配              | 置范围            |                                                      | 0.6        | _         | 9       | ms           |
| (1) 软启动时间是              | :内部参考电压从 0V _        | 上升到 600        | mV 的时间。                                              |            |           |         |              |
| 输入欠压保护                  | i                    |                |                                                      |            |           |         |              |
| V <sub>IN(on)</sub>     | 输入欠压开启电              | 压              | 默认值                                                  | _          | 4.25      | _       | V            |
| V <sub>IN(off)</sub>    | 输入欠压关断电              | <br>L压         | 默认值                                                  | _          | 4         | _       | V            |
| V <sub>INON(rng)</sub>  | 输入欠压开启电              | .压可配置          |                                                      | 4.25       | _         | 14      | V            |
| V <sub>INOFF(rng)</sub> | 输入欠压关断电              | 压可配置           | 范围                                                   | 4          | _         | 13.75   | V            |
| 注:输入欠压回差                | 生至少设置在 150mV         | 以上。            |                                                      |            |           | I       |              |
| 输出过压/欠压                 | 玉保护                  |                |                                                      |            |           |         |              |
| $V_{TrimOV}$            | Trim 过压阈值            |                | 默认值                                                  | _          | 800       | _       | mV           |
| $V_{TrimUV}$            | Trim 欠压阈值            |                | 默认值                                                  | _          | 528       | -       | mV           |
| V <sub>UVOV(acc)</sub>  | Trim 过压/欠压           | 阈值配置:          | 精度                                                   | -4         | -         | 4       | %            |
| 注:Trim 基准电压             | 为 600mV,Trim 电压      | 玉未达到 80        | 00mV 之前,产品关断驱动,但不进入过压保护状态(锁存关                        | 断),Trim 电压 | 达到 800mV, | 产品锁存关断。 |              |
| PGOOD                   |                      |                |                                                      |            |           |         |              |
| $V_{TrimPGH}$           | PGOOD 高电平            | P阈值            | 默认值                                                  | -          | 642       |         | mV           |
| V <sub>TrimPGL</sub>    | PGOOD 低电平            | P阈值            | 默认值                                                  | _          | 558       | _       | mV           |
| V <sub>PG(acc)</sub>    | PGOOD 阈值面            | 尼置精度           |                                                      | -4         | _         | 4       | %            |
| V <sub>PG(hyst)</sub>   | PGOOD 回差申            | <b></b><br>色压  |                                                      | 15         | 28        | 45      | mV           |
| R <sub>PGOOD</sub>      | PGOOD 内部T            | 下拉电阻<br>下拉电阻   | V <sub>Trim</sub> =0V, I <sub>PGOOD</sub> =5mA       | _          | 50        | -       | Ω            |
| I <sub>PGOOD(lk)</sub>  | PGOOD 引脚派            | <b>属电流</b>     | $V_{Titm} = 600 \text{ mV}, V_{PGOOD} = 5 \text{ V}$ | _          | -         | 20      | uA           |
| †pgdelay                | PGOOD 延迟即<br>(软启动完成后 |                | 默认值                                                  | _          | 2         |         | ms           |



| * |    | 4+ | 444 |
|---|----|----|-----|
|   | σc | 焅  | 74  |

| 产品特性        | 项目                      | 工作条件                                | Min.     | Тур.                | Max.        | 单位           |  |
|-------------|-------------------------|-------------------------------------|----------|---------------------|-------------|--------------|--|
|             | 工作温度                    | 见温度降额曲线图                            | -40      | _                   | 85          | °C           |  |
|             | 存储温度                    |                                     | -55      | _                   | 125         |              |  |
|             | 存储湿度                    | 无凝结                                 | 5        | _                   | 95          | %RH          |  |
|             | 回流焊温度*                  |                                     | 峰值温度 Tc≤ | <b>≤245℃, 217</b> ℃ | 以上时间最大      | 为 60 s       |  |
| 通用特性        | 平均无故障时间                 | MII LIDDIZ 217F@25 °                | 12040    |                     |             | le la accusa |  |
| 地心切工        | (MTBF)                  | MIL-HDBK-217F@25℃                   | 13869    | _                   | <del></del> | k hours      |  |
|             | 海拔高度                    |                                     |          | _                   | 2000        | m            |  |
|             | 振动                      | 10-150Hz, 5G, 0.75mm. along X, Y ar |          |                     |             | and Z        |  |
|             | 潮敏等级(MSL)               | IPC/JEDEC J-STD-020D.1 MSL 3        |          |                     |             |              |  |
|             | 污染等级                    | PD 3                                |          |                     |             |              |  |
|             | 外壳材料                    | 开板                                  |          |                     |             |              |  |
| d∕⇔⊤⊞ d± bd | 封装尺寸                    | 33.03 x 13.46 x 10.60 mm            |          |                     |             |              |  |
| 物理特性        | 重量                      | 13.2g                               |          |                     |             |              |  |
|             | 冷却方式                    | 自然空冷或强制风冷                           |          |                     |             |              |  |
| 注: *实际应用请   | 参考 IPC/JEDEC J-STD-020D | 0.1 标准。                             |          |                     |             |              |  |



DC/DC 模块电源

# 曲线特性





















DC/DC 模块电源

## 输入滤波

该模块应该接入一个低交流阻抗电源,必须保证一个输入电容靠近模块输入引脚附近,确保模块稳定;为了最小化输入电压纹波,推荐使用低 ESR 的陶瓷电容和低 ESR 的电解/聚合物电容。

如应用于 4.5V 输入应用时, 请按以下建议进行:

- a、前级输入必须保证电压≥4.5V;
- B、对于前端 PCB layout 推荐:建议使用至少 4oz,宽度大于 1cm,长度小于 5cm。

## 输出纹波噪声

默认的环路补偿可以适应大多数的应用需求。另外产品输出会有一部分低频纹波干扰,这种低频纹波与控制环路的不稳定无关,模块总输出纹波和噪声可以保持在一个较低的幅值。

建议将低 ESR 的陶瓷电容和低 ESR 的电解/聚合物电容放置在尽可能靠近负载的位置,并且并联多个电容以降低其 ESR。为了使电容更有效,建议应用时关注 PCB 布局和布线。

## 输出精度

该模块为高精度产品,以下为输出电流 0-40A,输出电压 1.2VDC, 4.5-14.4VDC 输入,典型精度曲线:





## PMBus 数据格式

#### PMBus 数据格式

PMBus 命令(设置阈值、电压或者异常状态)支持三种数据格式,它们需要以文字数字表示作为参数(设置阈值、电压或报告此类命令)。兼容模块只需要支持其中一种格式即可。模块仅支持这些命令的线性数据格式。在这种格式中,data 参数由尾数和指数两部分组成。该参数表示的数字可以表示为:

数值=尾数 x2 指数



DC/DC 模块电源

#### PMBus 地址位

在总线上,每个电源模块必须分配唯一的地址,通过 ADDRESS 1 和 ADDRESS 0 引脚可选择 64 个地址(0-63),地址以两个八进制(0-7)数字(以十进制表示的 0 到 63)的形式设置,每个引脚一个数字,ADDRESS 1 是高阶数字,ADDRESS 0 是低阶数字,PMBus 通信时,模块电源的 PMBus 地址位 '0b'+ADDRESS 1+ADDRESS 0. 地址设置电阻如下表:

| 数字 | 电阻 <b>(k</b> Ω) |
|----|-----------------|
| 0  | 8.45            |
| 1  | 16.2            |
| 2  | 25.5            |
| 3  | 37.4            |
| 4  | 54.9            |
| 5  | 84.5            |
| 6  | 133             |
| 7  | 200             |
|    |                 |

例如:

ADDRESS 1 使用 37.4K 电阻, ADDRESS 0 使用 37.4K 电阻, 八进制数值为 33, 实际上位机显示 27 地址位

注意:

- 1、若 ADDRESS 1 和 ADDRESS 1 引脚电阻超出范围值,电源模块不会继续响应 PMBus 指令,上位机不会显示模块被检测;
- 2、使用其他阻值可能会导致 PMBus 地址不正确,建议确保阻值与上表符合。

## 模块的开机和关机

模块的开机和关机由 PMBus 操作指令、远程控制引脚和输入电压共同控制(可以通过 PMBus 指令设置启机延迟和关机延迟时间)。

注意事项

1.如果模块运行在关机延迟时间内,应避免在关机延迟时间之前再开启模块,只有在关机延迟时间结束且模块关闭后,模块才被允许打开,对于两模块并联应用也是如此,两个模块的开关延迟时间必须配置为相同的值。

#### 软启动

模块可配置软启动时间,由 TON\_RISE PMBus 命令从 600 us 到 9 ms 可选配置,详细信息可参阅命令说明。在选择软启动时间时,应考虑输出电容上的充电电流,在有大量输出电容的应用下,这种电流会导致过流保护而关断模块。故为确保这些问题不会发生,在考虑过流阈值设置时,应考虑输出电容的充电电流。输出电容的充电电流由下式可得:

$$I_{CAP} = \frac{V_{OUT} \times C_{OUT}}{t_{cc}}$$

- ●ICAP 为输出电容的充电电流,单位为 A
- ●VOUT 为模块的输出电压,单位为 V
- ●COUT 为输出电容的总容值,单位为 F
- ●tSS 为所选的软启动时间,单位为 s

计算出充电电流后,可将过流阈值配置为最大负载电流和输出电容充电电流之和并留一定余量。所需保证的余量可取决于特定的应用场合,但建议为 25%。

注意事项:对于两个模块并联应用时,两个模块的软启动时间必须配置为相同的值。



DC/DC 模块电源

## 频率设置、时钟同步 SYNC



模块的开关频率可以同步一个在指定范围内具有外部频率的信号。如上图添加外部时钟信号到模块 SYNC 引脚来完成,其中外来时钟需满足电气规格表指定外部 SYNC 信号要求。

如不使用该引脚,模块应在默认开关频率下运行,且将 SYNC 引脚连接至 GND。

开关频率可以通过 SYNC 引脚上的外部时钟同步。在两模块并联工作时,SYNC 信号的频率必须是开关频率的 4 倍,,SYNC 信号必须是占空比为 50%的方形波形。高电平阈值应大于 2V,低电平阈值应小于 0.8 V。SYNC 和 SHARE2 设置的更改仅在电源重启后生效。

## 开关机延迟

可通过上位机设置开机延迟时间,可设置输出电压上升时间和关机延迟时间,更多信息可在 PMBus 指令处查阅。

## 输出电压设置

Trim 引脚连接到内部误差放大器的输入端,内部参考电压为 600 mV±0.5%。



| $R2 - R \qquad (k\Omega) -$ | 12                           |
|-----------------------------|------------------------------|
| $R2 = R_{FBX}(k\Omega) =$   | $\overline{V_O - V_{ m FB}}$ |

| VO(SET) | 电阻 <b>(k</b> Ω) |
|---------|-----------------|
| 0.6     | OPEN            |
| 0.9     | 40              |
| 1.0     | 30              |
| 1.2     | 20              |
| 1.5     | 13.33           |
| 1.8     | 10              |
| 3.3     | 4.4444          |
| 4.5     | 3.0791          |

模块的输出电压可以使用 VREF\_TRIM 命令进行调节,该命令的格式详见 MFR\_SPECIFIC\_04 (VREF\_TRIM) (D4h)说明,其调节范围在输出电压的-20% 到 10%之间, VREF\_TRIM 命令通常用于精调模块的输出电压,步进为 2mV。另外 MARGINING 和 VREF\_TRIM 共同限制了输出电压可调范围在-30% 到 10%之间,不建议超过该范围。

KT40-12D(-N)可以通过以下三种形式确定实际的输出电压:

No output margin

$$V_{FB} = VREF \_TRIM + 0.6$$

• Margin High Voltage State

$$V_{FR} = STEP$$
 VREF MARGIN HIGH+VREF TRIM+0.6

• Margin Low State

$$V_{FB} = STEP \_ VREF \_MARGIN \_LOW + VREF \_ TRIM + 0.6$$

- VTrim 是 Trim 引脚上的电压
- VREF\_TRIM 是输出电压的偏置电压
- VREF\_MARGIN\_HIGH 是输出电压可调的边际电压上限
- VREF\_MARGIN\_LOW 是输出电压可调的边际电压下限



DC/DC 模块电源

## 多模块并联应用

该模块可支持多模块并联应用,最大为两个模块并联至80A,连接方式如下图:



#### 注意:

SHARE 引脚需总线连接在一起,保证各通道间的电流共享。SHARE1 引脚需总线连接在一起,以确保所有通道在任何通道发生故障时关闭。还需确保MFR\_SPECIFIC\_22 (PWM\_OSC\_SELECT) (E6h)命令被正确配置,以确保各通道相位之间的相移正确。两个模块的 SYNC 引脚需总线连接在一起,两个模块的 SHARE2 引脚需总线连接在一起,保证相间相移。

#### 上位机设置如下表:

| <b>西</b> 掛竹和墨 | 主模块       |        |       | 从模块       |        |       |
|---------------|-----------|--------|-------|-----------|--------|-------|
| 两模块配置<br>     | SYNC-MODE | ENSYNC | PHASE | SYNC-MODE | ENSYNC | PHASE |
|               | 00        | 1)     | 11    | 11        | 1)     | 11    |

- ①表中累出的配置请按照以下操作对两模块进行配置,以避免潜在损坏风险。
- 1、在每个模块上将 ENSYNC 设置 0;
- 2、在两个模块上正确的对 SYNC-MOD 和 PHASE 进行设置,并保存在在 EEPROM 中,并重启模块;
- 3、在每个模块 ENSYNC 设置为 1,保证两个模块见启动了同步功能,不需要再次重启模块。

#### 规格推荐按典型应用电路设计

#### 注意事项:

1.在两模块并联模式下, SHARE3、ISH 引脚必须相连至总线, 保证各通道之间均流, SHARE1 引脚必须相连至总线, 以确保可共享各通道故障信息, 还要确保 MFR\_SPECIFIC\_22 (PWM\_OSC\_SELECT) (E6h) 指令设置正确,确保通道之间相位正确,需确保 SHARE2 引脚相连至总线,保证相位交错;

2.两个模块需确保启动时间一致,具体见 PMBus 操作指南;

3.两模块 SYNC 需连接, 确保两模块同频;

4.SYNC-MODE、ENSYNC、PHASE 为上位机寄存器模块名称;

5.布板推荐;该产品设计较多信号线,模块间信号线尽量短,减少寄生电容;

对于 SHARE3,如按图示接法可保证两模块见均流,则可不相连。



DC/DC 模块电源

#### **PGOOD**

模块会检测 Trim 引脚上的电压,用于判断输出电压是否在设定值范围内。在软启动过程,PGOOD 被拉至地,在软启动结束后,如果输出电压在PGOOD 阈值范围内(PG\_LOW 至 PG\_HIGH 之间),PGOOD 引脚会在 2ms 延迟后释放,当输出电压超出 PGOOD 阈值范围内,PGOOD 会立即拉至地。PGOOD 阈值范围(PG\_LOW 和 PG\_HIGH)可通过 PMBus 指令 MFR\_SPECIFIC\_07(PCT\_VOUT\_FAULT)PG\_LIMIT)设置。

PGOOD 为开漏引脚,需外接 10K 电阻。

#### 输出过流保护 OC

输出过流保护上位机可设置两种响应方式,一种为短路自恢复,另一种为短路后模块锁存。短路周期为: 7 个周期计数(7 x 模块输出电压上升时间),在两模块并联应用下,,二路的过流保护响应跟随一路,两个模块需设置在相同的过流保护响应模式下。

#### 输出欠压/过压保护 VOUT UV/OV

模块检测 Trim 引脚上的电压,用于提供输出过压和输出欠压保护,输出过压阈值和输出欠压阈值都可在 PMBus 指令上设置。

输出欠压保护的方式和过流保护一致。

例如若 IOUT\_OC\_FAULT\_RESPONSE 指令设置响应为自恢复重启,那么在欠压保护响应下也为自恢复重启,另外欠压保护只有在软启动结束后才会 开始检测。

当输出过压保护故障发生时,直到电源重启或 CNTL 切换。当输出过压阈值设置为输出电压的百分比时,只有在软启动结束后才会启用输出过压保护,当输出过压阈值设置为固定值时,输出过压保护持续生效。在两项并联应用下,保证两模块 SHARE1 接入 SHARE1 总线只检测模块 1 (主机)的 Trim1的输出欠压/过压故障,其余通道均不会检测。更多信息可查看 MFR\_SPECIFIC\_07 (PCT\_VOUT\_FAULT\_PG\_LIMIT) (D7h) 和 (E0h) MFR\_SPECIFIC\_16 (COMM\_EEPROM\_SPARE) 指令。

## 输入欠压保护 VIN UV

输入欠压保护也可通过上位机设置,具体可查看 VIN\_ON 和 VIN\_OFF 指令,默认欠压为电气性能表格中描述,这些指令在两模块并联应用时也需要同步设置。

#### 过温保护 OT

模块内部具有保护功能,上位机同步可修改过温保护点,可设置在 120 $^{\circ}$ 到 160 $^{\circ}$ 之间。

当内部控制 IC 过温故障时(160 $^{\circ}$ ),控制 IC 的 PWM 关闭,当温度下降至 140 $^{\circ}$ 后,PWM 重新启动。

#### 热设计

该产品可工作在不同的热环境下,但必须提供足够的散热以确保模块可靠运行。散热主要通过模块引脚到主板的热传导,以及流经模块的对流风速来实现。该产品有一定程度降额,但不建议过温度使用,温度降额曲线提供了在特定 Vin 下的输出电流与环境温度和风速的关系,具体可见上述表格,测试图见下图。

该模块在 100\*100mm 测试板上测试,垂直安装在截面为 300 x 203 mm 的风洞中。另外请注意模块和主板之间连接的低阻抗可有效减少额外的功率损耗。



DC/DC 模块电源





# SHARE1 故障信息

在触发过流、输入欠压、输出过压、输出欠压、过温故障时,SHARE1 引脚会被内部拉低,此外,如果模块的 SHARE1 引脚在外部被拉低,该模块也会关闭。

所以在多相应用下,SHARE1 连接至总线,任何一个通道出现故障 SHARE1 被拉低,其余模块也会跟随关闭,如果故障响应设置为自恢复,则只有在 每个通道 SHARE1 均被释放后,才可重新启动。

| 故障信息 | 输入欠压 | 过流        | 输出欠压      | 输出过压                                | 过温           |
|------|------|-----------|-----------|-------------------------------------|--------------|
| 响应模式 | /    | 可设置自恢复或锁存 | 可设置自恢复或锁存 | 锁存                                  | 温度低于开启阈值后自恢复 |
| 软启动前 | 开启   | 关闭        | 关闭        | 阈值为固定值<br>时开启/阈值为<br>输出电压百分<br>比时关闭 | 开启           |
| 软启动中 | 开启   | 逐周期限流     | 关闭        | 阈值为固定值<br>时开启/阈值为<br>输出电压百分<br>比时关闭 | 开启           |
| 软启动后 | 开启   | 开启        | 开启        | 开启                                  | 开启           |

# 远端补偿的使用以及注意事项

#### 1、当不使用远端补偿时:



#### 注意事项:

- 1) 当不使用远端补偿时,确保 VOUT 与 VS+, GND 与 VS-短接;
- 2) VOUT 与 VS+,GND 与 VS-之间的连线尽可能短,并靠近端子。避免形成一个较大的回路面积,当噪声进入这个回路,可能造成模块的不稳定。



DC/DC 模块电源

#### 2、当使用远端补偿时:



#### 注意事项:

- 1. 如果使用远端补偿的引线比较长时,可能导致输出电压不稳定,如果必须使用较长的远端补偿引线时请联系我司技术人员。
- 2. 如果使用远端补偿,请使用双绞线或者屏蔽线,并使引线尽可能短。
- 3. 在电源模块和负载之间请使用宽 PCB 引线或粗线,并保持线路电压降应低于 0.3V。确保电源模块的输出电压保持在指定的范围内。
- 4. 引线的阻抗可能造成输出电压振荡或者较大纹波,使用之前请做好足够的评估。

# 设计参考

#### 典型应用电路

| 规格                                   |
|--------------------------------------|
| 470uF/25V 电解电容                       |
| 3*22uF/25V 陶瓷电容                      |
| 0.1uFuF/25V 陶瓷电容                     |
| 0.1uFuF/6.3V 陶瓷电容                    |
| 5*47uF/6.3V 陶瓷电容<br>+2*22uF/10V 陶瓷电容 |
| 4*100uF/50V+1*680uF/<br>35V 电解电容     |
| OPFN                                 |
| OPEN                                 |
| 20K                                  |
|                                      |



VIN: 12V VOUT: 1.2V IOUT: 40A



DC/DC 模块电源

# 外观尺寸图







注: 栅格距离 2.54\*2.54mm

|    | 引脚    | 方式 |           |
|----|-------|----|-----------|
| 引脚 | 功能    | 引脚 | 功能        |
| 1  | Vin   | 12 | DATA      |
| 2  | GND   | 13 | SHARE1    |
| 3  | SYNC  | 14 | GND       |
| 4  | NC    | 15 | SIG_GND   |
| 5  | GND   | 16 | SHARE2    |
| 6  | Vo    | 17 | SHARE3    |
| 7  | Trim  | 18 | ON/OFF    |
| 8  | VS+   | 19 | ADDRESS 1 |
| 9  | SHARE | 20 | ADDRESS 0 |
| 10 | VS-   | 21 | SMBALERT# |
| 11 | CLK   | 22 | PG        |





DC/DC 模块电源

# 载带包装示意图



| 器件型号         | 封装类型 | Pin | SPQ | 卷轴外径<br>(mm) | 卷轴宽度<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>象限 |
|--------------|------|-----|-----|--------------|-----------------|------------|------------|------------|------------|-----------|------------|
| KT40-12D(-N) | SMD  | 22  | 190 | 330.0        | 56.4            | 14.6       | 34.21      | 12.04      | 24         | 56        | Q2         |



DC/DC 模块电源

# PMBusg 关键寄存器详情

| TIVIDGOS 大庭山              | 13 MAY 113                                                                                                                                                 |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | 该指令用于操作 CNTL(ON/OFF)来开启或关闭模块,也可用于设置输出电压的精调。                                                                                                                |
| OPERATION(01h)            | 为了访问模块通道 1 的 OPERATION 寄存器,PAGE 必须设置为 0,若为了访问模块通道 2 的 OPERATION 寄存器,PAGE 必须设置为 1,如果要同时访问通道 1 和通道 2,PAGE 必须设置为 11。                                          |
|                           | 如果通道被配置为从机,则该通道无法访问该指令,该指令的任何写入都将被忽略,尝试读写从机通道的任何指令都会报告<br>故障并触发 SMBALERT。                                                                                  |
| IOUT_CAL_GAIN             | IOUT_CAL_GAIN 必须等于实际电感器 DCR 值,以实现精确的电流读数和 OC 故障保护。                                                                                                         |
| Enable and UVLO           | ON_OFF_CONFIG 命令用于选择转换器的开启行为。在本示例中,只要输入电压存在且高于 UVLO 阈值,无论操作状态如何,都使用 ON/OFF 端子来启用或禁用转换器。如果 ON/OFF 端子悬空,则通过内部 6 μ A 电流源将其拉至 5V。                              |
|                           | 软启动时间命令可设置软启动时间,选择软启动时间时需要考虑输出电容器的充电电流。在某些 应用 (例如具有大量输出电容的应用)中,如果未正确选择软启动时间,那么该电流可能导致错误的过流保护电路跳变。为避免误的跳变,在选择软                                              |
| TON_RISE                  | 启动时间和过流阈值时应包括输出电容器充电电流。可以使用公式计算电容器充电电流: $I_{\mathit{CAP}} = \dfrac{V_{\mathit{OUT}} 	imes C_{\mathit{O}}}{t_{\mathit{ss}}}$ 。                              |
| IOUT_OC_FAULT_LIMIT       | 过流阈值和响应令可设置过流阈值。模块使用电感器峰值电流值进行过流检测。应将电流限制设置为最大电感器峰值电流,加上启动期间的输出电容器充电电流,再加上一些负载瞬态和元件变化余量。所需的余量大小取决于各个应用,对于该应用,最大电感器峰值电流为,该设计允许一些额外的余量,因此选择了 50A(峰值电流)的过流阈值。 |
| IOUT_OC_FAULT_RESP<br>ONE | IOUT_OC_FAULT_RESPONE 命令可设置所需的过流事件响应。在该示例中,转换器配置为在发生过流情况时进入间断模式。模块还可以配置为在发生过流情况时锁存。                                                                        |

# PMBus 详细寄存器

|      | 71 -A -> 13 HA   |           |                                                                                                                                                                        |                  |                       |
|------|------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|
| CODE | COMMAND NAME     | WORD/BYTE | DESCRIPTION: PMBus Command                                                                                                                                             | USER<br>WRITABLE | FACTORY DEFAULT VALUE |
| 00h  | PAGE             | Byte      | Locates separate PMBus<br>command lists in multiple output<br>environments                                                                                             | YES              | 0XXX XXX0             |
| 01h  | OPERATION        | Byte      | Turn the unit on and off in conjunction with the input from the CONTROL pin. Set the output voltage to the upper or lower MARGIN VOLTAGES.                             | YES              | 0X00 00XX             |
| 02h  | ON_OFF_CONFIG    | Byte      | Configures the combination of CONTROL pin input and serial bus commands needed to turn the unit on and off. This includes how the unit responds when power is applied. | YES              | XXX1 0110             |
| 03h  | CLEAR_FAULTS     | Byte      | Clears all fault status registers to 0x00. The "Unit is Off" bit in the status byte is not cleared when this command is issued.                                        | YES <sup>1</sup> | NONE                  |
| 10h  | WRITE_PROTECT    | Byte      | Prevents unwanted writes to the device.                                                                                                                                | YES              | 000X XXXX             |
| 15h  | STORE_USER_ALL   | Byte      | Saves the current configuration into the User Store. Note: This command writes to Non-Volatile Memory.                                                                 | YES <sup>1</sup> | NONE                  |
| 16h  | RESTORE_USER_ALL | Byte      | Restores Store. all parameters to the settings saved in the User                                                                                                       | YES <sup>1</sup> | NONE                  |
| 19h  | CAPABILITY       | Byte      | PEC,\$PD,ALRT                                                                                                                                                          | No               | 1011 0000             |
| 20h  | VOUT_MODE        | Byte      | Read-Only Mode Indicator. The<br>data format is linear with an<br>exponent of -9                                                                                       | No               | 0001 0111             |
| 35h  | VIN_ON           | Word      | Sets the value of the input voltage at which the unit should start power conversion                                                                                    | YES              | 1111 0000 0001 0001   |



|     |                        |      |                                                                                                                                      |     | 1                   |
|-----|------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|
| 36h | VIN_OFF                | Word | Sets the value of the input voltage at which the unit should                                                                         | YES | 1111 0000 0001 0000 |
|     |                        |      | stop power conversion.                                                                                                               |     |                     |
| 38h | IOUT_CAL_GAIN          | Word | Sets the ratio of the voltage at the current sense pins to the sensed current.                                                       | YES | 1000 0000 0010 0001 |
| 39h | IOUT_CAL_OFFSET        | Word | Nulls any offsets in the output current sensing circuit                                                                              | YES | 1110 0000 0000 0000 |
| 46h | IOUT_OC_FAULT_LIMIT    | Word | Sets the value of the output current, in amperes, that causes the over-current detector to indicate an over-current fault condition. | YES | 1111 1000 0001 1110 |
| 47h | IOUT_OC_FAULT_RESPONSE | Byte | Instructs the device on what action to take in response to an output over-current fault.                                             | YES | 0000 0111           |
| 4Ah | IOUT_OC_WARN_LIMIT     | Word | Sets the value of the output<br>current that causes an output<br>Over-current warning                                                | YES | 1111 1000 0011 0010 |
| 4Fh | OT_FAULT_LIMIT         | Word | over-temperature fault threshold                                                                                                     | YES | 0000 0000 1000 0010 |
| 5lh | OT_WARN_LIMIT          | Word | over-temperature warning<br>threshold                                                                                                | YES | 0000 0000 01111000  |
| 61h | TON_RISE               | Word | Target soft-start rise time                                                                                                          | YES | 1110 0000 0010 1011 |
| 78h | STATUS_BYTE            | Byte | Single byte status indicator                                                                                                         | No  | 0x00 0000           |
| 79h | STATUS_WORD            | Word | Full 2-byte status indicator                                                                                                         | No  | 0000 0000 0x00 0000 |
| 7Ah | STATUS_VOUT            | Byte | Output voltage fault status detail                                                                                                   | No  | 0000 0000           |
| 7Bh | STATUS_IOUT            | Byte | Output current fault status detail                                                                                                   | No  | 0000 0000           |
| 7Dh | STATUS_TEMPERATURE     | Byte | Temperature fault status detail                                                                                                      | No  | 0000 0000           |
| 7Eh | STATUS_CML             | Byte | Communication, memory, and logic fault status detail                                                                                 | No  | 0000 0000           |
| 80h | STATUS_MFR_SPECIFIC    | Byte | Manufacturer specific fault status detail                                                                                            | No  | 0000 0000           |
| 8Bh | READ_VOUT              | Word | Read output voltage                                                                                                                  | No  | 0000 0000 0000 0000 |
| 8Ch | READ_IOUT              | Word | Read output current                                                                                                                  | No  | 1110 0000 0000 0000 |
| 8Eh | READ_TEMPERATURE_2     | Word | Read off-chip temp sensor                                                                                                            | No  | 1111 0000 0110 0100 |
| 98h | PMBUS_REVISION         | Byte | PMBus Revision Information                                                                                                           | No  | 0001 0001           |
| D0h | MFR_SPECIFIC_00        | Word | User scratch pad                                                                                                                     | YES | 0000 0000 0000 0000 |
| D4h | MFR_SPECIFIC_04        | Word | VREF_TRIM                                                                                                                            | YES | 0000 0000 0000 0000 |
| D5h | MFR_SPECIFIC_05        | Word | STEP_VREF_MARGIN_HIGH                                                                                                                | YES | 0000 0000 0001 1110 |
| D6h | MFR_SPECIFIC_06        | Word | STEP_VREF_MARGIN_LOW                                                                                                                 | YES | 1111 1111 1110 0010 |
| D7h | MFR_SPECIFIC_07        | Byte | PCT_VOUT_FAULT_PG_LIMIT                                                                                                              | YES | XXXX XX10           |
| D8h | MFR_SPECIFIC_08        | Byte | SWQUENCE_TON_TOFF_DELAY                                                                                                              | YES | 111X 000X           |
| E0h | MFR_SPECIFIC_16        | Word | COMM_EEPROM_SPARE                                                                                                                    | YES | 1011 0001 xxxx x011 |
| E5h | MFR_SPECIFIC_21        | Word | IC options                                                                                                                           | YES | 0111 1111 0000 0000 |
| E6h | MFR_SPECIFIC_22        | Word | PWM_OSC_SELECT                                                                                                                       | YES | 0000 0000 0000 0001 |
| E7h | MFR_SPECIFIC_23        | Word | Paged and Common<br>MASK_SMBALERT                                                                                                    | YES | 0000 0000 0000 0000 |
| EFh | MFR_SPECIFIC_30        | Word | Temperature offset                                                                                                                   | YES | 1111 1000 0000 0000 |
| F0h | MFR_SPECIFIC_32        | Word | API options                                                                                                                          | YES | 0000 0000 0000 0000 |
| FCh | MFR_SPECIFIC_44        | Word | Device code, unique code to id part number                                                                                           | No  | 0000 0001 1110 0000 |



DC/DC 模块电源

NOTE 1: No data bytes are sent, only the command code is sent.

## PAGE(00h)

| Format      | Unsigned binary integer                                                                                                                           |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The PAGE command provides the ability to configure, control, and monitor through only one physical address both channels (outputs) of the device. |
| Default     | 0XXX XXX0 (binary)                                                                                                                                |

|     |   |   | PA | (GE |   |   |     |
|-----|---|---|----|-----|---|---|-----|
| r/w | r | r | r  | r   | r | r | r/w |
| 7   | 6 | 5 | 4  | 3   | 2 | 1 | 0   |
| PA  | Х | Х | Х  | Х   | Х | Х | P0  |

| Bits | Field Name | Description                                                                                            |
|------|------------|--------------------------------------------------------------------------------------------------------|
|      |            | 00: (Default) All commands address the first channel.                                                  |
|      |            | 01: All commands address the second channel.                                                           |
| 7,0  | PA,P0      | 10: Illegal input-ignore this write, take no action.                                                   |
|      |            | 11: All commands address both channels.                                                                |
|      |            | If PAGE = 11, any then read commands point to PAGEO always.                                            |
| 6:1  | Х          | X indicates writes are ignored and reads are 0. Any values written to read-only registers are ignored. |

## OPERATION (01h)

|             | - · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Format      | Unsigned binary integer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Description | The OPERATION command is used to turn the device output on or off in conjunction with the input from the CNTLx pin (where x = 1 for channel 1 and x = 2 for channel 2). It is also used to set the output voltage to the upper or lower MARGIN levels.  OPERATION is a paged register. In order to access OPERATION register for channel 1 of the device, PAGE must be set to 0. In order to access OPERATION register for channel 2 of the device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11. If the channel is configured as a SLAVE, this command can not be accessed for that channel. Any writes to the SLAVE channel for this command are ignored. An attempt to read and write the SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERI. |
| Default     | 0X0000XX (binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

| r/w | r | r/w | r/w | r/w  | r/w | r | r |
|-----|---|-----|-----|------|-----|---|---|
| 7   | 6 | 5   | 4   | 3    | 2   | 1 | 0 |
| On  | 0 |     | Mo  | rain |     | Х | Х |

| Bits                                                                                                                                                                                                                                                                                                                    | Field Name                                                                                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7                                                                                                                                                                                                                                                                                                                       | On                                                                                                                 | The On bit is used to enable to IC via PMBus. The necessary condition for this bit to be effective is that the cmd bit in the ON_OFF CONFIG register is set high. However, the cmd bit being high is not a sufficient condition to enable the IC via the On bit, as specified below:  0: (Default) The device output is not enabled via PMBus.  1: The device output is enabled if:  a. The supply voltage VIN is greater than the VIN_UVLO threshold, the cmd bit is high, and b. The bit cpr in the ON_OFF CONFIG register is low, or  c. The bit cpr is high and the CNTL_EN pin is enabled (high or low). |
| 6                                                                                                                                                                                                                                                                                                                       | 0 X: Default                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| If Margin Low is enabled, load the value from the STEP_VREF_MARG is enabled, load the value from the STEP_VREF_MARGIN_HIGH commore information) 0000: (Default) Margin Off 5:2 Margin 0101: Margin Low (Ignore Fault) 0110: Margin Low (Act On Fault) 1001: Margin High (Ignore Fault) 1010: Margin High (Act On Fault) |                                                                                                                    | 0000: (Default) Margin Off 0101: Margin Low (Ignore Fault) 0110: Margin Low (Act On Fault) 1001: Margin High (Ignore Fault)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1:0                                                                                                                                                                                                                                                                                                                     | XX: Default X indicates writes are ignored and reads are 0. Any values written to read-only registers are ignored. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



DC/DC 模块电源

# ON\_OFF\_CONFIG (02h)

| Format      | Unsigned binary integer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The ON_OFF_CONFIG command configures the combination of CONTROL pin input and serial bus commands needed to turn the unit on and off.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Description | ON_OFF_CONFIG is a paged register. In order to access this register for channel 1 of the device, PAGE must be set to 0. In order to access this register for channel 2 of the device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11. If the channel is configured as a SLAVE, this command can not be accessed for that channel. Any writes to the SLAVE channel for this command are ignored. An attempt to read and write the SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT. |
|             | However, note that page 0 (channel 1) fault status bits (and associated smbalert state) should be capable of being cleared by toggling CNTL1 pin even if channel 1 is a slave. If channel 2 is a slave, then CNTL2 pin is disabled but toggling the CNTL1 pin should also clear page 1 (channel 2) fault status bits and related smbalert state. (The is recommendation is to tie together CNTL1 pins of both devices in a multi-phase configuration).                                                                                                                                                |
| Default     | XXX10110 (binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Deldali     | The default power-up state can be changed using the STORE_USER_ALL command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

|   |   |   | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r   |
|---|---|---|------------------|------------------|------------------|------------------|-----|
| 7 | 6 | 5 | 4                | 3                | 2                | 1                | 0   |
| Х | Х | Х | pu               | cmd              | cpr              | pol              | сра |

| Bits Field Name Description                                                                                                                                                                             |     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5                                                                                                                                                                                                     | X   | X indicates writes are ignored and reads are 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4                                                                                                                                                                                                       | pu  | (Format: binary) Sets the default to either operate any time power is present or for the on/off to be controlled by CONTROL pin and/or PMBus commands. This bit is used in conjunction with the 'cp', 'cmd', and 'on' bits to determine start up.  0: Device powers up any time power is present regardless of state of the CONTROL pin.  1: (Default) Device does not power up until commanded by the CNTL_EN pin and/or OPERATION command as programmed in bits (3:0) of the ON_OFF_CONFIG register.                                                                                                                                                |
| 3                                                                                                                                                                                                       | cmd | (Format: binary) The cmd bit controls how the device responds to commands received via the serial PMBus. This bit is used in conjunction with the 'cpr', 'pu', and 'on' bits to determine start up. 0: (Default) Device ignores the on bit in the OPERATION command. 1: Device responds to the on bit in the OPERATION command, as explained above.                                                                                                                                                                                                                                                                                                   |
| 2                                                                                                                                                                                                       | cpr | (Format: binary) Set the CNTL_EN pin response. This bit is used in conjunction with the 'cmd', 'pu', and 'on' bits to determine start up. The cpr bit being high is a necessary but not sufficient condition to enable the IC via the CNTL_EN pin:  0: Device ignores the CNTL_EN pin, i.e., on/off is controlled only by the OPERATION command  1: (Default) The device output is enabled if:  a. The supply voltage VIN is greater than the VIN_UVLO threshold, and the CNTL_EN pin is active (high or low), and  b. The bit cmd in the ON_OFF CONFIG register is low, or  c. The bit cmd is high and the bit on in the OPERATION register is high. |
| then reboot the device via power down for the new value to take effect.  (Format: binary) Sets CONTROL pin action when commanding the unit to turn off. 0: (Default) Use the programmed turn-off delay. |     | Polarity of the CONTROL pin  1: (Default) CONTROL pin is active high  0: CONTROL pin is active low  To change this value, the user must change this value in the register, save it to the EEPROM and                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                         |     | Sets CONTROL pin action when commanding the unit to turn off.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

# CLEAR\_FAULTS (03h)

| Format      | N/A                                                                                                                                                                                                                                                                                                                                                              |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | CLEAR_FAULTS is a paged command. In order to issue this command for channel 1 of the device, PAGE must be set to 0. In order to issue this command for channel 2 of the device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11. The CLEAR_FAULTS command is used to clear any fault bits that have been set. |



DC/DC 模块电源

This command simultaneously clears all bits in all status registers in the selected PAGE. At the same time, the device negates (clears, releases) its SMB\_ALERT signal output if the device is asserting the SMB\_ALERT signal. The CLEAR\_FAULTS command does not cause a unit that has latched off for a fault condition to restart. If the fault is still present when the bit is cleared, the fault bit shall immediately be set again and the host notified by the usual means.

| Bits | Field Name | Description                                            |  |
|------|------------|--------------------------------------------------------|--|
| 7:0  |            | No data bytes are sent, only the command code is sent. |  |

#### WRITE PROTECT (10h)

| Format      | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The WRITE_PROTECT command is used to control writing to the PMBus device. The intent of this command is to provide protection against accidental changes. This command is not intended to provide protection against deliberate or malicious changes to a device's configuration or operation. All supported commands may have their parameters read, regardless of the WRITE_PROTECT settings.                                                                                                                                                                             |
| Description | Note: Valid setting of WRITE_PROTECT(7:5) bits disables the RESTORE_USER_ALL command's ability to restore EEPROM data to protected PMBus Control/Status Registers (CSRs). However, an EEPROM (via the RESTORE_USER_ALL execution) restores the data to any registers the remain unprotected (either by a valid WRITE_PROTECT(7:5) setting, or by any invalid setting of these bits). No WRITE_PROTECT(7:5) bit setting affects the Reset-Restore operation. All registers having EEPROM support get updated. Likewise, STORE_USER_ALL command operation remains unaffected. |
| Default     | 000XXXXX (binary) The default power-up state can be changed using the STORE_USER_ALL command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> |   |   |   |   |   |
|------------------|------------------|------------------|---|---|---|---|---|
| 7                | 6                | 5                | 4 | 3 | 2 | 1 | 0 |
| bit7             | bit6             | bit5             | Х | Х | Х | Х | Х |

| Bits | Field Name | Description                                                                                                                                 |
|------|------------|---------------------------------------------------------------------------------------------------------------------------------------------|
|      |            | (Format: binary)                                                                                                                            |
| 7    | bit7       | 0: (Default) See table below.                                                                                                               |
| ,    | / Bii/     | 1: Disable all writes except for the WRITE_PROTECT command. (bit5 and bit6 must be 0 to be valid data)                                      |
|      |            | (Format: binary)                                                                                                                            |
| 6    | Bit6       | 0: (Default) See table below.                                                                                                               |
|      |            | 1: Disable all writes except for the WRITE_PROTECT, OPERATION, and PAGE commands. (bit5 and bit7 must be 0 to be valid data)                |
|      |            | (Format: binary)                                                                                                                            |
| 5    | Bit5       | 0: (Default) See table below.                                                                                                               |
| 3    |            | 1: Disable all writes except for the WRITE_PROTECT, OPERATION, PAGE, and ON_OFF_CONFIG commands. (bit6 and bit7 must be 0 to be valid data) |
| 4.0  | Х          | X indicates writes are ignored and reads are 0.                                                                                             |
| 4:0  |            | Note: Any values written to read-only registers are ignored.                                                                                |

Invalid data written to WRITE\_PROTECT(7:5) causes the cml bit in the STATUS\_BYTE and the ivd bit in the STATUS\_CML registers to be set. INVALID DATA ALSO RESULTS IN NO WRITE PROTECTION (WRITE\_PROTECT = 00h)!

| Data Byte Value | Action                                                                                        |
|-----------------|-----------------------------------------------------------------------------------------------|
| 1000 0000       | Disables all WRITES except to the WRITE_PROTECT command.                                      |
| 0100 0000       | Disables all WRITES except to the WRITE_PROTECT, OPERATION, and PAGE commands.                |
| 0010 0000       | Disables all WRITES except to the WRITE_PROTECT, OPERATION, PAGE, and ON_OFF_CONFIG commands. |

#### STORE\_USER\_ALL (15h)

| Format      | N/A                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Store all of the current storable register settings in the EEPROM memory as the new defaults on power up. It is permitted to use the STORE_USER_ALL command while the device is operating. However, the device may be unresponsive during the write operation with unpredictable memory storage results. It is recommended to turn the device output off before issuing this command. |



DC/DC 模块电源

EEPROM programming faults set the cml bit in the STATUS\_BYTE and the oth bit in the STATUS\_CML registers.

## RESTORE\_USER\_ALL (16h)

| Format      | N/A                                                                                                                                                                                                                                                                                             |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | Write EEPROM data to those registers which: (1) have EEPROM support, and; (2) are unprotected according to current setting of the WRITE_PROTECT(7:5) bits.                                                                                                                                      |
| Description | It is permitted to use the RESTORE_USER_ALL command while the device is operating. However, the device may be unresponsive during the copy operation with unpredictable, undesirable or even catastrophic results. It is recommended to turn the device output off before issuing this command. |

| Bits | Field Name | Description                                            |
|------|------------|--------------------------------------------------------|
| 7:0  |            | No data bytes are sent, only the command code is sent. |

## CAPABILITY (19h)

| Format      | N/A                                                                                                    |
|-------------|--------------------------------------------------------------------------------------------------------|
| Description | This command provides a way for a host system to determine some key capabilities of this PMBus device. |
| Default     | 10110000 (binary)                                                                                      |

| r   | r   | r | r    | r        | r | r | r |  |
|-----|-----|---|------|----------|---|---|---|--|
| 7   | 6   | 5 | 4    | 3        | 2 | 1 | 0 |  |
| PEC | SPD |   | ALRT | Reserved |   |   |   |  |

| Bits | Field Name | Description                                                                               |
|------|------------|-------------------------------------------------------------------------------------------|
|      |            | (Format: binary)                                                                          |
| 7    | PEC        | Packet Error Checking is supported.                                                       |
| /    | PEC        | 1: Default                                                                                |
|      |            | Note: Any values written to read-only registers are ignored.                              |
|      |            | (Format: binary)                                                                          |
| 4.5  | SPD        | Maximum supported bus speed is 400 kHz.                                                   |
| 6:5  |            | 01: Default                                                                               |
|      |            | Note: Any values written to read-only registers are ignored.                              |
|      |            | (Format: binary)                                                                          |
|      | ALDT       | This device does have a SMB_ALERT pin and does support the SMBus Alert Response Protocol. |
| 4    | ALRT       | 1: Default                                                                                |
|      |            | Note: Any values written to read-only registers are ignored.                              |
| 2.0  | Desembled  | Reserved bits.                                                                            |
| 3:0  | Reserved   | 0000: Default                                                                             |

## VOUT\_MODE (20h)

| Format      | N/A                                                                                                                                                                                                     |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The PMBus specification dictates that the data word for the VOUT_MODE command is one byte that consists of a 3-bit Mode and 5-bit parameter, as shown below.                                            |
| Description | If a host sends a VOUT_MODE writer command, the device rejects the VOUT_MODE command, declare a communication fault for invalid data and respond as described in PMBus specification II section 10.2.2. |
| Default     | 00010111 (binary)                                                                                                                                                                                       |

| r | r    | r | r        | r | r | r | r |  |  |
|---|------|---|----------|---|---|---|---|--|--|
| 7 | 6    | 5 | 4 3      |   | 2 | 1 | 0 |  |  |
|   | Mode |   | Exponent |   |   |   |   |  |  |

| Bits | Field Name | Description                  |
|------|------------|------------------------------|
| 7:5  | Mode       | (Format: binary)             |
| 7:5  |            | 000: (Default) Linear Format |



## DC/DC 模块电源

|     |          | (Format: two's SHARE3lement binary)                          |
|-----|----------|--------------------------------------------------------------|
| 4:0 | Exponent | 10111: (Default) Exponent value =-9                          |
|     |          | Note: Any values written to read-only registers are ignored. |

#### VIN\_ON (35h)

The VIN\_ON command sets the value of the input voltage at which the unit should start power conversion assuming all other conditions are met.

Values written within the supported VIN range are mapped to the nearest supported increment.

The supported VIN\_ON values are:

| 4.25(default) | 4.5  | 4.75 | 5    | 5.25 | 5.5  | 5.75 |
|---------------|------|------|------|------|------|------|
| 6             | 6.25 | 6.5  | 6.75 | 7    | 7.25 | 7.5  |
| 7.75          | 8    | 8.25 | 8.5  | 8.75 | 9    | 9.25 |
| 9.5           | 10   | 10.5 | 11   | 11.5 | 12   | 12.5 |
| 13            | 14   | 15   | 16   |      |      |      |

| Format      | Linear                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | Attempts to write values outside of the acceptable range are treated as invalid data-in effect, the cml bit in the STATUS_BYTE register and the ivd bit in the STATUS_CML register are set, and SMB_ALERT asserted. Additionally, the value of VIN_ON remains unchanged. Maintaining values within "acceptable range" also indicates that writes to VIN_ON should not attempt to set its value less than that of VIN_OFF. |
| Default     | The default setting results in a real VIN_ON of 4.25 V The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                           |

| r | r        | r | r | r | r                 | r | r | r | r/w <sup>E</sup> |
|---|----------|---|---|---|-------------------|---|---|---|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 7 | 6        | 5 | 4 | 3 | 2                 | 1 | 0 | 7 | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|   | Exponent |   |   |   | Exponent Mantissa |   |   |   |                  |                  |                  |                  |                  |                  |                  |

| Bits       | Field Name | Description                                                                                                                                                                                                                                                                                                                                                         |
|------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3        | Exponent   | (Format: two's SHARE3lement) This is the exponent for the linear format. Default: 11110 (bin) -2 (dec) (equivalent LSB = 0.25 V) These default settings are not programmable. Note: Any values written to read-only registers are ignored.                                                                                                                          |
| 2:0<br>7:0 | Mantissa   | (Format: two's SHARE3lement) This is the Mantissa for the linear format. Default: 000 0001 0001 (bin) 17 (dec) (equivalent VIN_ON voltage = 4.25 V) Minimum: 000 0001 0001 (bin) 17 (dec) (equivalent VIN_ON voltage = 4.25 V) Maximum: 000 0100 0000 (bin) 64 (dec) (equivalent VIN_ON voltage = 16 V) Note: Any values written to read-only registers are ignored |

#### VIN\_OFF (36h)

The VIN\_OFF command sets the value of the input voltage at which the unit should stop power conversion.

Values written within the supported VIN range are mapped to the nearest supported increment.

The supported VIN\_ON values are:

| 4(default) | 4.25  | 4.5   | 4.75  | 5     | 5.25  | 5.5   |
|------------|-------|-------|-------|-------|-------|-------|
| 5.75       | 6     | 6.25  | 6.5   | 6.75  | 7     | 7.25  |
| 7.5        | 7.75  | 8     | 8.25  | 8.5   | 8.75  | 9     |
| 9.25       | 9.75  | 10.25 | 10.75 | 11.25 | 11.75 | 12.25 |
| 12.75      | 13.75 | 14.75 | 15.75 |       |       |       |

| Format      | Linear                                                                                                               |
|-------------|----------------------------------------------------------------------------------------------------------------------|
| Description | Attempts to write values outside of the acceptable range are treated as invalid data – in effect, the cml bit in the |
| Description | STATUS_BYTE register and the ivd bit in the STATUS_CML register are set, and SMB_ALERT asserted.                     |



DC/DC 模块电源

|         | Additionally, the value of VIN_OFF remains unchanged. Maintaining values within "acceptable range" also indicates |
|---------|-------------------------------------------------------------------------------------------------------------------|
|         | that writes to VIN_OFF should not attempt to set its value equal to or higher than that of VIN_ON.                |
| Default | The default setting results in a real VIN_OFF of 4 V                                                              |
| Deiduii | The default power-up state can be changed using the STORE_USER commands.                                          |

| ł | Exponent |   |   |   | _ |   |   | , |   | Mantissa         |                  |                  | _                |                  |                  |                  |
|---|----------|---|---|---|---|---|---|---|---|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| ſ | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|   | r        | r | r | r | r | r | r | r | r | r/w <sup>E</sup> |

| Bits | Field Name | Description                                                                  |
|------|------------|------------------------------------------------------------------------------|
|      |            | (Format: two's SHARE3lement)                                                 |
|      |            | This is the exponent for the linear format.                                  |
| 7:3  | Exponent   | Default: 11110 (bin) -2 (dec)                                                |
|      |            | These default settings are not programmable.                                 |
|      |            | Note: Any values written to read-only registers are ignored                  |
|      |            | (Format: two's SHARE3lement)                                                 |
|      |            | This is the linear format Mantissa.                                          |
| 2:0  |            | Default: 000 0001 0000 (bin) 16 (dec) (equivalent VIN_OFF voltage = 4 V)     |
| 7:0  | Mantissa   | Minimum: 000 0001 0000 (bin) 16 (dec) (equivalent VIN_OFF voltage = 4 V)     |
|      |            | Maximum: 000 0011 1111 (bin) 63 (dec) (equivalent VIN_OFF voltage = 15.75 V) |
|      |            | Note: Any values written to read-only registers are ignored.                 |

## IOUT\_CAL\_GAIN (38h)

| Format      | Linear                                                                                                                                                                                                                             |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The IOUT_CAL_GAIN is the ratio of the voltage at the current sense element to the sensed current. The units are                                                                                                                    |
|             | ohms. The effective current sense element is the DCR of the inductor. The default setting is 0.5 m $^{\Omega}$ . The resolution                                                                                                    |
|             | is 15.26 $\mu$ $\Omega$ . The range is 0.244 to 7.747 m $\Omega$ .                                                                                                                                                                 |
|             | The IOUT_CAL_GAIN needs to be set to 0.5 m $\Omega$ for correct current readout.                                                                                                                                                   |
|             | With regards to multi-phase operation: The user can always write to PAGE 0 (channel 1), PAGE 1 (channel 2) can                                                                                                                     |
|             | be written only if it is a master (in effect, the user can not write PAGE 1 if it is configured as a slave). In this case                                                                                                          |
| Description | where PAGE 1 is a slave, the PAGE 0 value is used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase                                                                                                                        |
|             | mode, the second IC PAGE 0 slave must be programmed by the user to have the same limit value as the master in                                                                                                                      |
|             | IC 1 (in effect, the burden is on the user and can not be enforced by the hardware). An attempt to write a PAGE 1 SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT. |
|             | IOUT_CAL_GAIN is a paged register. In order to access this register for channel 1 of the device,                                                                                                                                   |
|             | PAGE(7),(0) must be set to 00. In order to access this register for channel 2 of the device ,                                                                                                                                      |
|             | PAGE(7),(0) must be set to 01. For simultaneous access of channels 1 and 2,                                                                                                                                                        |
|             | PAGE(7),(0) command must be set to 11                                                                                                                                                                                              |
| Dofau III   | The default setting results in a real IOUT_CAL_GAIN of 0.5035 m $\Omega$ . The default power-up state can be changed                                                                                                               |
| Default     | using the STORE_USER commands.                                                                                                                                                                                                     |

| r |          | r | r | r | r | r | r | r/w <sup>E</sup> |
|---|----------|---|---|---|---|---|---|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 7 |          | 6 | 5 | 4 | 3 | 2 | 1 | 0                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|   | Exponent |   |   |   |   |   |   |                  |                  |                  | Mantissa         |                  |                  |                  |                  |                  |

| Bits | Field Name                                  | Description                                                  |
|------|---------------------------------------------|--------------------------------------------------------------|
|      |                                             | (Format: two's SHARE3lement)                                 |
|      | This is the exponent for the linear format. | This is the exponent for the linear format.                  |
| 7:3  | Exponent                                    | Default: 10000 (bin)–16 (dec) (15.26 $\mu$ $\Omega$ )        |
|      |                                             | These default settings are not programmable.                 |
|      |                                             | Note: Any values written to read-only registers are ignored. |
| 2:0  | Mantissa                                    | (Format: two's SHARE3lement)                                 |



DC/DC 模块电源

| 7:0 | This is the linear format Mantissa.                                                  |
|-----|--------------------------------------------------------------------------------------|
|     | Default: 000 0010 0001 (bin) 32 (dec) (32x15.26 $\mu$ $\Omega$ = 0.5035 m $\Omega$ ) |
|     | Minimum 016 (dec) = 16x15.26 $\mu$ Ω = 0.244 m Ω                                     |
|     | Maximum 508 (dec) = 508x 15.26 $\mu$ Ω = 7.747 m $\Omega$                            |
|     | Note: Any values written to read-only registers are ignored.                         |

## IOUT\_CAL\_OFFSET (39h)

| Format      | Linear                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The IOUT_CAL_OFFSET is used to SHARE3ensate for offset errors in the READ_IOUT command, the IOUT_OC_FAULT_LIMIT command and the IOUT_OC_WARN_LIMIT command. The units are amps. The default setting is 0 A. The resolution is 62.5 mA. The range is 3.9375 A to -4 A. Values outside the valid range are not checked and become aliased into the valid range. For example, 1110 0100 0000 0001 has an expected value of-63.9375 A but results in 1110 0111 1111 0001 which is-3.9375 A. This change occurs because the read-only bits are fixed. The exponent is always -4 and the 5 msb bits of the mantissa are always equal to the sign bit. IOUT_CAL_OFFSET is a paged register. In order to access this register for channel 1 of the device, PAGE(7),(0) must be set to 00. In order to access this register for channel 2 of the controller, PAGE(7),(0) must be set to 01. For simultaneous access of channels 1 and 2, PAGE(7),(0) command must be set to 11. |
|             | With regards to multi-phase operation: The user can always write to PAGE 0 (channel 1). PAGE 1 (channel 2) can be written only if it is a master (i.e. the user can not write PAGE 1 if it is configured as a slave). In this case where PAGE 1 is a slave, the PAGE0 value are used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase mode, the second IC PAGE 0 slave must be programmed by the user to have the same limit value as the master in IC 1 (in effect, the burden is on the user and can not be enforced by the hardware).                                                                                                                                                                                                                                                                                                                                                                                                                      |
|             | An attempt to write a PAGE 1 SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Default     | The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| r | r        | r | r | r | r/w <sup>E</sup> | r* | r* | r* | r* | r/w <sup>E</sup> |
|---|----------|---|---|---|------------------|----|----|----|----|------------------|------------------|------------------|------------------|------------------|------------------|
| 7 | 6        | 5 | 4 | 3 | 2                | 1  | 0  | 7  | 6  | 5                | 4                | 3                | 2                | 1                | 0                |
|   | Exponent |   |   |   |                  |    |    | -  |    | Mantissa         | -                |                  |                  |                  |                  |

| Bits | Field Name | Description                                                                     |
|------|------------|---------------------------------------------------------------------------------|
|      |            | (Format: two's SHARE3lement)                                                    |
|      |            | This is the exponent for the linear format.                                     |
| 7:3  | Exponent   | Default: 11100 (bin) -4 (dec) (lsb = 62.5 mA)                                   |
|      |            | These default settings are not programmable.                                    |
|      |            | Note: Any values written to read-only registers are ignored.                    |
|      |            | (Format: two's SHARE3lement)                                                    |
|      |            | This is the linear format Mantissa.                                             |
| 2:0  | NA         | This is the linear format Mantissa.                                             |
| 7:0  | Mantissa   | Default: 0 (bin) 0 (dec)                                                        |
|      |            | Bits 1:0, and 7:6 changes for sign extension but are not otherwise programmable |
|      |            | Note: Any values written to read-only registers are ignored.                    |

## IOUT\_OC\_FAULT\_LIMIT (46h)

| Format      | Literal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|             | The IOUT_OC_FAULT_LIMIT command sets the value of the output current, in amperes, that causes the overcurrent detector to indicate an over-current fault condition. The IOUT_OC_FAULT_LIMIT should always be set to equal to or greater than the IOUT_OC_WARN_LIMIT. Writing a value to IOUT_OC_FAULT_LIMIT less than IOUT_OC_WARN_LIMIT causes the device to set the 'cml' bit in the STATUS_BYTE register and the 'ivd' bit in the STATUS_CML registers and assert SMB_ALERT.                                                                       | 1 |
| Description | IOUT_OC_FAULT_LIMIT is a paged register. In order to access this register for channel 1 of the device, PAGE must be set to 0. In order to access this register for channel 2 of the controller, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.                                                                                                                                                                                                                                                   | 1 |
|             | With regards to multi-phase operation: The user can always write to PAGE 0 (channel 1). PAGE 1 (channel 2) can be written only if it is a master (in effect, the user can not write PAGE 1 if it is configured as a slave). In this case where PAGE 1 is a slave, the PAGE0 value is used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase mode, the second IC PAGE0 slave must be programmed by the user to have the same limit value as the master in IC 1 (in effect, the burden is on the user and can not be enforced by the hardware). |   |



DC/DC 模块电源

|         | An attempt to write a PAGE 1 SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT. |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|
|         | 1111 1000 0001 1110 (binary)                                                                                                                  |
| Default | The default setting results in a real IOUT_OC_FAULT_LIMIT of 30 A.                                                                            |
|         | The default power-up state can be changed using the STORE_USER commands.                                                                      |

| t | , |   | Exponen | t · |   | _ | • |   | , |                  | Mantissa         | •                |                  |                  | •                |                  |
|---|---|---|---------|-----|---|---|---|---|---|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| ſ | 7 | 6 | 5       | 4   | 3 | 2 | 1 | 0 | 7 | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|   | r | r | r       | r   | r | r | r | r | r | r/w <sup>E</sup> |

| Bits       | Field Name | Description                                                          |
|------------|------------|----------------------------------------------------------------------|
|            |            | (Format: two's SHARE3lement)                                         |
|            |            | This is the exponent for the linear format.                          |
| 7:3        | Exponent   | Default: 11111 (bin) -1 (dec) (0.5 A)                                |
|            |            | These default settings are not programmable.                         |
|            |            | Note: Any values written to read-only registers are ignored.         |
|            |            | (Format: two's SHARE3lement)                                         |
|            |            | Default: 000 0001 1110 (bin) 60 (dec) (equivalent analog OC = 30 A)  |
| 2:0<br>7:0 | Mantissa   | Minimum: 000 0000 0110 (bin) 6 (dec) (equivalent analog OC = 3 A)    |
| 7:0        |            | Maximum: 000 0110 0100 (bin) 100 (dec) (equivalent analog OC = 50 A) |
|            |            | Note: Any values written to read-only registers are ignored.         |

## IOUT\_OC\_FAULT\_RESPONSE (47h)

| Format      | Unsigned binary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|             | The IOUT_OC_FAULT_RESPONSE command instructs the device on what action to take in response to an IOUT_OC_FAULT_LIMIT or a VOUT under-voltage (UV) fault. When an OC fault is triggered, the device also:                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
|             | Sets the OCF bit in the STATUS_BYTE register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
|             | Sets the OCFW and OCF bits in the STATUS_WORD register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|             | Sets the OCF and OCW bits in the STATUS_IOUT register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|             | <ul> <li>Asserts SMB_ALERT, and notifies the host as described in section 10.2.2 of the PMBus Specification.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
|             | Bits (2:0) are hard-wired to 0x7 (3'b111) to indicate the 7xSoft-start time delay units in response to an over current                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|             | or Vout under-voltage fault.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| Description | IOUT_OC_FAULT_RESPONSE is a paged register. In order to access this register for channel 1 of the device, PAGE must be set to 0. In order to access this register for channel 2 of the device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|             | With regards to multi-phase operation: The user can always write to PAGE 0 (channel 1). PAGE 1 (channel 2) can be written only if it is a master (in effect, the user can not write PAGE 1 if it is configured as a slave). In this case where PAGE 1 is a slave, the PAGE0 value is used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase mode, the second IC PAGE 0 slave must be programmed by the user to have the same limit value as the master in IC 1 (in effect, the burden is on the user and can not be enforced by the hardware). |  |  |  |  |  |  |
|             | An attempt to write a PAGE 1 (channel 2) SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT.                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| Dofault     | 0000 0111 (binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| Default     | The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |

| r | r | r/wE  | r/wE  | r/wE  | r | r | r |
|---|---|-------|-------|-------|---|---|---|
| 7 | 6 | 5     | 4     | 3     | 2 | 1 | 0 |
| 0 | 0 | RS(2) | RS(1) | RS(0) | 1 | 1 | 1 |

| Bits | Field Name                                                                                                                 | Description      |
|------|----------------------------------------------------------------------------------------------------------------------------|------------------|
| 7:6  | Default: XX (X indicates writes are ignored and reads are 0)  Note: Any values written to read-only registers are ignored. |                  |
| 5:3  | RS(2:0)                                                                                                                    | (Format: binary) |



DC/DC 模块电源

|     |   | Output over current retry setting                                                                                                                                                                    |
|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |   | 000:(Default) A zero value for the Retry Setting indicates that the unit does not attempt to restart. The                                                                                            |
|     |   | output remains disabled until the fault is cleared (See section 10.7 of the PMBus spec.).                                                                                                            |
|     |   | 111: A one value for the Retry Setting indicates that the unit goes through a normal startup (Wait → SoftStart) continuously, without limitation, until it is commanded off or bias power            |
|     |   | is removed or another fault condition causes the unit to shutdown.                                                                                                                                   |
|     |   | Any value other than 000 or 111 is not accepted, such and attempt causes the cml bit in the STATUS_BYTE register and the ivd bit in the STATUS_CML register to be set, and SMB_ALERT to be asserted. |
| 0.0 | , | Default: xxx (x indicates writes are ignored and reads are 1)                                                                                                                                        |
| 2:0 | ı | Note: Any values written to read-only registers are ignored.                                                                                                                                         |

# IOUT\_OC\_WARN\_LIMIT (4Ah)

| Format      | Literal (5-bit two's SHARE3lement exponent, 11-bit two's SHARE3lement mantissa)                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The IOUT_OC_WARN_LIMIT command sets the value of the output current, in amperes, that causes the over-current                                                                                                                                                                                                                                                                                                                                                                                                         |
|             | detector to indicate an over-current warning condition by setting the OCW in bit-5 of the STATUS_IOUT register.                                                                                                                                                                                                                                                                                                                                                                                                       |
|             | • Sets the OTHER bit in the STATUS_BYTE register                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|             | • Sets the OCFW bit in the STATUS_WORD register                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|             | Set the OCW bit in the STATUS_IOUT register                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|             | Notifies the host (Asserts SMB_ALERT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Description | IOUT_OC_WARN_LIMIT is a paged register. In order to access this register for channel 1 of the K12DT-60A device, PAGE must be set to 0. In order to access this register for channel 2 of the K12DT-60A controller, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.                                                                                                                                                                                                |
| Description | With regards to multi-phase operation: PAGE 0 can always be written to. PAGE 1 can be written only if it is a master (in effect, you can not write PAGE 1 if it is configured as a slave). In this case where PAGE 1 is a slave, the PAGE0 value is used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase mode, the second IC PAGE 0 slave must be programmed by the user to have the same limit value as the master in IC 1 (in effect, the burden is on the user and can not be enforced by the hardware). |
|             | An attempt to write a PAGE 1 SLAVE channel command results in a NACK'd command and the reporting of an IVC                                                                                                                                                                                                                                                                                                                                                                                                            |
|             | fault and triggering of SMB_ALERT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|             | The IOUT_OC_WARN_LIMIT should always be set to less than or equal to the IOUT_OC_FAULT_LIMIT. Writing a value to IOUT_OC_WARN_LIMIT greater than IOUT_OC_FAULT_LIMIT causes the device to set the cml bit in the STATUS_BYTE register and the ivd bit in the STATUS_CML registers and assert SMB_ALERT.                                                                                                                                                                                                               |
|             | 1111 1000 0011 0010 (binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Default     | The default setting results in a real IOUT_OC_WARN_LIMIT of 25 A.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|             | The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| r | r | r       | r  | r | r        | r | r | r | r/w <sup>E</sup> |
|---|---|---------|----|---|----------|---|---|---|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 7 | 6 | 5       | 4  | 3 | 2        | 1 | 0 | 7 | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|   |   | Exponer | nt | • | Mantissa |   |   |   |                  |                  |                  |                  |                  |                  |                  |

| Bits       | Field Name | Description                                                         |
|------------|------------|---------------------------------------------------------------------|
|            |            | (Format: two's SHARE3lement)                                        |
|            |            | This is the exponent for the linear format.                         |
| 7:3        | Exponent   | Default: 11111 (bin) -1 (dec) (0.5 A)                               |
|            |            | These default settings are not programmable.                        |
|            |            | Note: Any values written to read-only registers are ignored.        |
|            |            | (Format: two's SHARE3lement)                                        |
|            |            | This is the Mantissa for the linear format.                         |
|            |            | Output over current retry setting                                   |
| 2:0<br>7:0 | Mantissa   | Default: 000 0011 0010 (bin) 50 (dec) (analog OC Warning = 25 A)    |
| 7.0        |            | Minimum: 000 0000 0100 (bin) 4 (dec) (equivalent analog OC = 2 A)   |
|            |            | Maximum: 000 0110 0010 (bin) 98 (dec) (equivalent analog OC = 49 A) |
|            |            | Note: Any values written to read-only registers are ignored.        |



DC/DC 模块电源

OT\_FAULT\_L

## IMIT (4Fh)

| Format      | Literal (5-bit two's SHARE3lement exponent, 11-bit two's SHARE3lement mantissa)                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The OT_FAULT_LIMIT command sets the value of the temperature limit, in degrees Celsius, that causes an over-temperature fault condition when the sensed temperature from the external sensor exceeds this limit. Upon triggering the over-temperature fault, the following actions are taken:                                                                                                                                                                                                                         |
|             | Set the OTFW bit in the STATUS_BYTE register and STATUS_WORD register                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|             | Set the OTF and OTW bits in the STATUS_TEMPERATURE register                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|             | Notify the host (Asserts SMB_ALERT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|             | Generate internal signal/s CHx_TSD that eventually shut down the gate drivers.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Description | OT_FAULT_LIMIT is a paged register. In order to access this register for channel 1 of the device, PAGE must be set to 0. In order to access this register for channel 2 of the device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.                                                                                                                                                                                                                            |
| Безеприон   | With regards to multi-phase operation: PAGE 0 can always be written to. PAGE 1 can be written only if it is a master (in effect, you can not write PAGE 1 if it is configured as a slave). In this case where PAGE 1 is a slave, the PAGE0 value is used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase mode, the second IC PAGE 0 slave must be programmed by the user to have the same limit value as the master in IC 1 (in effect, the burden is on the user and can not be enforced by the hardware). |
|             | An attempt to write a PAGE 1 SLAVE channel command results in a NACK'd command and the reporting of an IVC                                                                                                                                                                                                                                                                                                                                                                                                            |
|             | fault and triggering of SMB_ALERT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|             | The OT_FAULT_LIMIT must always be greater than the OT_WARN_LIMIT. Writing a value to OT_FAULT_LIMIT less than or equal to OT_WARN_LIMIT causes the device to set the cml bit in the STATUS_BYTE register and the ivd bit in the STATUS_CML registers and assert SMB_ALERT.                                                                                                                                                                                                                                            |
|             | 0000 0000 10000010 (binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Default     | The default setting results in a real OT_FAULT_LIMIT of 130° C.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|             | The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| r        | r | r | r | r | r | r | r | r/w <sup>E</sup> |
|----------|---|---|---|---|---|---|---|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
| Exponent |   |   |   |   |   |   |   |                  |                  | Mantissa         |                  |                  |                  |                  |                  |

| Bits | Field Name | Description                                                          |
|------|------------|----------------------------------------------------------------------|
|      |            | (Format: two's SHARE3lement)                                         |
|      |            | This is the exponent for the linear format.                          |
| 7:3  | Exponent   | Default: 00000 (bin) 0 (dec) (represents mantissa with steps of 1°C) |
|      |            | These default settings are not programmable.                         |
|      |            | Note: Any values written to read-only registers are ignored.         |
|      |            | (Format: two's SHARE3lement)                                         |
|      |            | This is the Mantissa for the linear format.                          |
| 2:0  |            | Default: 000 10000010 (bin) 130 (dec) (130° C)                       |
| 7:0  | Mantissa   | Minimum: 000 0111 1000 (bin) 120 (dec) (120° C)                      |
|      |            | Maximum: 000 1010 0101 (bin) 165 (dec) (165° C)                      |
|      |            | Note: Any values written to read-only registers are ignored.         |

Table. OT\_FAULT THRESHOLD Settings

| TEMPERATURE<br>(°C) <sup>(1)</sup> | OT_FAULT_THRESHOLD<br>(°C BIN) | TEMPERATURE<br>(°C) | ot_fault reset<br>Threshold<br>(°C bin) |  |  |
|------------------------------------|--------------------------------|---------------------|-----------------------------------------|--|--|
| 120                                | 01111000                       | 100                 | 01100100                                |  |  |
| 125                                | 01111101                       | 105                 | 01101001                                |  |  |
| 130                                | 10000010                       | 110                 | 01101110                                |  |  |
| 135                                | 10000111                       | 115                 | 01110011                                |  |  |
| 140                                | 10001100                       | 120                 | 01111000                                |  |  |
| 145                                | 10010001                       | 125                 | 01111101                                |  |  |
| 150                                | 10010110                       | 130                 | 10000010                                |  |  |
| 155                                | 10011011                       | 135                 | 10000111                                |  |  |
| 160                                | 10100000                       | 140                 | 10001100                                |  |  |
| 165                                | 10100101                       | 145                 | 10010001                                |  |  |



DC/DC 模块电源

(1) Lists only

multiples of  $5^\circ\,$  C; but, the actual LSB is  $1^\circ\!\!\mathrm{C}.$ 

## OT\_WARN\_LIMIT (5lh)

| Format      | Literal (5-bit two's SHARE3lement exponent, 11-bit two's SHARE3lement mantissa)                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The OT_WARN_LIMIT command sets the value of the temperature, in degrees Celcius, which causes an over-temperature warning condition.                                                                                                                                                                                                                                                                                                                                                                                  |
|             | Sets the OTFW bit in the STATUS_BYTE register and STATUS_WORD register                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|             | Sets the OTW bit in the STATUS_TEMPERATURE register                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|             | Notifies the host (Asserts SMB_ALERT)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|             | OT_WARN_LIMIT is a paged register. In order to access this register for channel 1 of the device, PAGE must be set to 0. In order to access this register for channel 2 of the device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.                                                                                                                                                                                                                             |
| Description | With regards to multi-phase operation: PAGE 0 can always be written to. PAGE 1 can be written only if it is a master (in effect, you can not write PAGE 1 if it is configured as a slave). In this case where PAGE 1 is a slave, the PAGE0 value is used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase mode, the second IC PAGE 0 slave must be programmed by the user to have the same limit value as the master in IC 1 (in effect, the burden is on the user and can not be enforced by the hardware). |
|             | An attempt to write a PAGE 1 SLAVE channel command results in a NACK'd command and the reporting of an IVC                                                                                                                                                                                                                                                                                                                                                                                                            |
|             | fault and triggering of SMB_ALERT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|             | The OT_WARN_LIMIT should always be set to less than the OT_FAULT_LIMIT. Writing a value to                                                                                                                                                                                                                                                                                                                                                                                                                            |
|             | OT_WARN_LIMIT greater than OT_FAULT_LIMIT causes the device to set the cml bit in the STATUS_BYTE register and the ivd bit in the STATUS_CML registers and assert SMB_ALERT.                                                                                                                                                                                                                                                                                                                                          |
|             | 0000 0000 01111000 (binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Default     | The default setting results in a real OT_WARN_LIMIT of $120^{\circ}$ C.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|             | The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| r | r        | r | r | r | r | r | r | r/w <sup>E</sup> |
|---|----------|---|---|---|---|---|---|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0 | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|   | Exponent |   |   |   |   | • | • |                  |                  | Mantissa         |                  |                  |                  |                  |                  |

| Bits | Field Name | Description                                                  |
|------|------------|--------------------------------------------------------------|
|      |            | (Format: two's SHARE3lement)                                 |
|      |            | This is the exponent for the linear format.                  |
| 7:3  | Exponent   | Default: 00000 (bin) 0 (dec) (1° C)                          |
|      |            | These default settings are not programmable.                 |
|      |            | Note: Any values written to read-only registers are ignored. |
|      |            | (Format: two's SHARE3lement)                                 |
|      |            | This is the Mantissa for the linear format.                  |
| 2:0  |            | Default: 000 01111000 (bin) 120 (dec) (120° C)               |
| 7:0  | Mantissa   | Minimum: 000 0110 0100 (bin) 100 (dec) (100° C)              |
|      |            | Maximum: 000 1000 1100 (bin) 140 (dec) (140° C)              |
|      |            | Note: Any values written to read-only registers are ignored. |

Table. OT\_WARN\_LIMIT Settings

| TEMPERATURE<br>(°C) <sup>(1)</sup> | OT_FAULT_THRESHOLD<br>(°C BIN) | TEMPERATURE<br>(°C) | OT_FAULT RESET<br>THRESHOLD<br>(°C BIN) |  |  |
|------------------------------------|--------------------------------|---------------------|-----------------------------------------|--|--|
| 100                                | 01100100                       | 80                  | 1010000                                 |  |  |
| 105                                | 01101001                       | 85                  | 1010101                                 |  |  |
| 110                                | 01101110                       | 90                  | 1011010                                 |  |  |
| 115                                | 01110011                       | 95                  | 1011111                                 |  |  |
| 120                                | 01111000                       | 100                 | 1100100                                 |  |  |
| 125                                | 01111101                       | 105                 | 1101001                                 |  |  |
| 130                                | 10000010                       | 110                 | 1101110                                 |  |  |
| 135                                | 10000111                       | 115                 | 1110011                                 |  |  |
| 140                                | 10001100                       | 120                 | 1111000                                 |  |  |



DC/DC 模块电源

multiples of  $5^{\circ}$  C; but, the actual LSB is  $1^{\circ}$ C.

(1) Lists only

## TON\_RISE (61h)

| Format      | Linear                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The TON_RISE command sets the time in ms, from when the reference VREF starts to rise until it reaches the end value. It also determines the rate of transition of the reference VREF (either due to VREF_TRIM or STEP_VREF_MARGIN_HIGH/STEP_VREF_MARGIN_LOW commands), when this transition is executed during the soft-start state. Values written within the supported range of TON_RISE are mapped to the nearest supported increment.                                                                                                             |
| Description | TON_RISE is a paged register. In order to access this register for channel 1 of the device, PAGE must be set to 0. In order to access this register for channel 2 of the device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.                                                                                                                                                                                                                                                                   |
| Description | With regards to multi-phase operation: The user can always write to PAGE 0 (channel 1). PAGE 1 (channel 2) can be written only if it is a master (in effect, the user can not write PAGE 1 if it is configured as a slave). In this case where PAGE 1 is a slave, the PAGE0 value is used for PAGE1/channel 2. Additionally, for 3-phase or 4-phase mode, the second IC PAGE 0 slave must be programmed by the user to have the same limit value as the master in IC 1 (in effect, the burden is on the user and can not be enforced by the hardware). |
|             | An attempt to write a PAGE 1 (channel 2) SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT.                                                                                                                                                                                                                                                                                                                                                                                              |
| Dafauill    | The default setting results in TON_RISE of 2.7ms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Default     | The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| r        | r | r | r | r | r | r | r | r/w <sup>E</sup> |
|----------|---|---|---|---|---|---|---|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
| Exponent |   |   |   |   |   |   |   |                  |                  | Mantissa         |                  |                  |                  |                  |                  |

| Bits | Field Name | Description                                                                       |
|------|------------|-----------------------------------------------------------------------------------|
|      |            | (Format: two's SHARE3lement)                                                      |
|      |            | This is the exponent for the linear format.                                       |
| 7:3  | Exponent   | Default: 11100 (bin) -4 (dec) (62.5 μs)                                           |
|      |            | These default settings are not programmable.                                      |
|      |            | Note: Any values written to read-only registers are ignored.                      |
|      |            | (Format: two's SHARE3lement)                                                      |
|      |            | This is the Mantissa for the linear format.                                       |
| 2:0  |            | Default: 000 0010 1011 (bin) 43 (dec) (equivalent to 2.688 ms)                    |
| 7:0  | Mantissa   | Minimum: Any value equal or less than 12 dec is equivalent to the min 600 $\mu$ s |
|      |            | Maximum: Any value greater than 120 dec is equivalent to 9 ms                     |
|      |            | Note: Any values written to read-only registers are ignored.                      |

#### Table . Allowable TON\_RISE Values

| TON_RISE TIME (ms) | MANTISSA (BINARY) |
|--------------------|-------------------|
| 0.6                | 000 0000 1010     |
| 0.9                | 000 0000 1110     |
| 1.2                | 000 0001 0011     |
| 1.8                | 000 0001 1101     |
| 2.7                | 000 0010 1011     |
| 4.2                | 000 0100 0011     |
| 6                  | 000 0110 0000     |
| 9                  | 000 1001 0000     |

## STATUS\_BYTE (78h)



|             | The STATUS_BYTE command returns one byte of information with a summary of the most critical faults. STATUS_BYTE is a paged register. In order to access this register for channel 1 of the device, PAGE must be set to 0. In order to access this register for channel 2 of the device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.                                                    |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | If configured as a master, each channel indicates faults on its own channel. However, if configured as a slave, the output voltage faults – OVF, UVF, PGOOD are only be set for that slave's master (which may be in the other IC for 3-ph and 4-ph systems) while these faults for the slave are set to 0. Flags related to IOUT and TEMPERATURE (OCF, OCW, OTF, OTW) are set on PAGE 0 for channel 1 and PAGE 1 for channel 2, in all modes. |
|             | The STATUS_BYTE register also reports communication faults in the Other Faults bit.                                                                                                                                                                                                                                                                                                                                                            |
| Default     | 0x000000 (binary)                                                                                                                                                                                                                                                                                                                                                                                                                              |

| 7 | 6   | 5   | 4   | 3      | 2    | 1   | 0   |
|---|-----|-----|-----|--------|------|-----|-----|
| 0 | OFF | OVF | OCF | VIN_UV | OTFW | cml | oth |

| Bits | Field Name | Description                                                                                                                                                                                                                                                                                        |
|------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7    | 0          | Default: 0                                                                                                                                                                                                                                                                                         |
| 6    | OFF        | (Format: binary) Output is OFF This bit is asserted if the unit is not providing power to the output, regardless of the reason, including simply not being enabled. 0: Unit is on 1: Unit is off                                                                                                   |
| 5    | OVF        | (= VOUT_OV in PMBus Specification) (Format: binary) Output Over-Voltage Fault Triggers SMB_ALERT. For a slave configuration, this bit is set to 0. 0: (Default) An output over-voltage fault has not occurred. 1: An output over-voltage fault has occurred.                                       |
| 4    | OCF        | (=IOUT_OC in PMBus Specification) (Format: binary) Output Over-Current Fault 0: (Default) An output over-current fault has not occurred. 1: An output over-current fault has occurred.                                                                                                             |
| 3    | VIN_UV     | (Format: binary) Input voltage (VIN) under-voltage fault. This bit is defined only on PAGE0. For PAGE1, this bit is 0. This bit is masked before soft-start is finished. 0: (Default) An input under-voltage fault has not occurred. 1: An input under-voltage fault has occurred.                 |
| 2    | OTFW       | (= TEMPERATURE in PMBus Specification) (Format: binary) Over-Temperature Fault/warning OTF or OTW input has been asserted by the external sensor for that channel. 0: (Default) An over-temperature fault or warning has not occurred. 1: An over-temperature fault or warning has occurred.       |
| 1    | cml        | (= CML in PMBus Specification) (Format: binary) Communications, memory or logic fault has occurred. This bit is used to flag communications, memory or logic faults. 0: (Default) A communications, memory or logic fault has not occurred 1: A communications, memory or logic fault has occurred |
| 0    | oth        | (= NONE OF THE ABOVE in the PMBus Specification) (Format: binary)                                                                                                                                                                                                                                  |



DC/DC 模块电源

|  | Other Fault                                                                                            |
|--|--------------------------------------------------------------------------------------------------------|
|  | This bit is used to flag faults not covered with the other bit faults. In this case, UVF or OCW faults |
|  | are examples of other faults not covered by the bits (7:1) in this register.                           |
|  | 0: (Default) A fault or warning not listed in bits (7:1) has not occurred.                             |
|  | 1: A fault or warning not listed in bits (7:1) has occurred.                                           |

# STATUS\_WORD (79h)

| Format      | Unsigned binary                                                                                                                                                                                                                                                                      |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The STATUS_WORD command returns two bytes of information with a summary of the device's fault/warning conditions.                                                                                                                                                                    |
|             | STATUS_WORD is a paged register. In order to access this register for channel 1 of the device, PAGE must be set to 0. In order to access this register for channel 2 of the device, PAGE must be set to 1. If PAGE command is set to 11, then PAGE 0 of the status register is read. |
| Description | The STATUS_WORD also reports a power good fault.                                                                                                                                                                                                                                     |
| Description | If configured as a master, each channel indicates faults on its own channel. However, if configured as a slave, the output voltage faults (OVF, UVF, PGOOD) are be set only for that slave's master (which may be in the other device                                                |
|             | for 3-phase and 4-phase systems) while these faults for the slave are set to 0. Flags related to IOUT and TEMPERATURE (OCF, OCW, OTF, OTW) are set on PAGE 0 for channel 1 and PAGE 1 for channel 2, in all modes.                                                                   |
|             | The STATUS_WORD also reports communication faults in the Other Faults bit.                                                                                                                                                                                                           |
| Default     | 00000000x000000 (binary)                                                                                                                                                                                                                                                             |

| 7  | 6    | 5 | 4   | 3       | 2 | 1 | 0 | 7 | 6   | 5   | 4   | 3      | 2    | 1   |
|----|------|---|-----|---------|---|---|---|---|-----|-----|-----|--------|------|-----|
| VF | OCFW | 0 | MFR | PGOOD Z | 0 | 0 | 0 | 0 | OFF | OVF | OCF | VIN UV | OTFW | cml |

| Bits | Field Name | Description                                                                                          |
|------|------------|------------------------------------------------------------------------------------------------------|
|      |            | (= VOUT in the PMBus Specification)                                                                  |
|      |            | (Format: binary)                                                                                     |
| 7    | VF         | Voltage Fault = (OVF + UVF)                                                                          |
| /    | ٧r         | For slave configurations, this bit is set to 0.                                                      |
|      |            | 0: (Default) An output voltage fault or warning has not occurred.                                    |
|      |            | 1: An output voltage fault or warning has occurred.                                                  |
|      |            | (= IOUT/POUT in the PMBus Specification)                                                             |
|      |            | (Format: binary)                                                                                     |
| 6    | OCFW       | Output Current Fault OR Warning = (OCF + OCW)                                                        |
|      |            | 0: (Default) An output over-current fault or warning has not occurred.                               |
|      |            | 1: An output over-current fault or warning has occurred.                                             |
| 5    | 0          | Default: 0                                                                                           |
|      |            | (= MFR in the PMBus Specification)                                                                   |
|      |            | (Format: binary)                                                                                     |
| 4    | MFR        | Internal thermal fault (from bandgap)                                                                |
| 4    | IVIFIX     | Thermal shutdown fault for the IC                                                                    |
|      |            | 0: (Default) An internal TSD has not occurred.                                                       |
|      |            | 1: An internal TSD has occurred.                                                                     |
|      |            | (= POWER_GOOD# in the PMBus Specification)                                                           |
|      |            | (Format: binary)                                                                                     |
|      |            | Power Good Fault (in effect, Power Good Indication–Inverted)                                         |
| 3    | PGOOD Z    | The Power Good fault is used to flag when the converter output voltage rises or falls outside of the |
| 5    | FGOOD_2    | PGOOD window. If the channel is configured as a slave, this bit are set to "0" (PGOOD_Z is only      |
|      |            | reflected in the master).                                                                            |
|      |            | 0: (Default) A Power Good fault is not present.                                                      |
|      |            | 1: Device-channel experiencing a Power Good fault.                                                   |
| 2:0  | 0          | Default: 0                                                                                           |

The STATUS\_WORD low byte is the STATUS\_BYTE.



DC/DC 模块电源

STATUS\_VO

## UT (7Ah)

| Format      | Unsigned binary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The STATUS_VOUT command returns one byte of information relating to the status of the converter's output voltage related faults. The PMBus core is notified of these fault conditions via the 2 input pins labeled OVF and UVF. The PMBus core then communicates these faults to the host through its serial communication channel.  STATUS_VOUT is a paged register. In order to access this register for channel 1 of the device, PAGE must be set to 0. In order to access this register for channel 2 of the device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11. |
| Default     | 0000000 (binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

| 7   | 6 | 5 | 4   | 3 | 2 | 1 | 0 |
|-----|---|---|-----|---|---|---|---|
| OVF | 0 | 0 | UVF | 0 | 0 | 0 | 0 |

| Bits | Field Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |            | (= VOUT OV Fault in the PMBus Specification)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|      |            | (Format: binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|      |            | Output Over-Voltage Fault                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 7    | OVF        | Set based upon the value stored in MFR_SPECIFIC_07 (D7h). If the channel is configured as a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|      |            | slave this bit are set to 0 (this bit is only reflected in the master).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |            | 0: (Default) An output over-voltage fault has not occurred.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|      |            | 1: An output over-voltage fault has occurred.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6:5  | 0          | Default: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      |            | (= VOUT UV Fault in the PMBus Specification)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|      |            | (Format: binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|      |            | Output Under-Voltage Fault                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 4    | UVF        | Set based upon the value stored in MFR_SPECIFIC_07 (D7h). If the channel is configured as a slave this bit are set to 0 (this bit is only reflected in the master). The UV fault indicates only an under-voltage condition at the Trim pin and may not necessarily reflect an over-current situation. However, during an output crowbar short condition, the Trim may sag below the UV threshold level before the current reaches the OC threshold, resulting in a UV fault. If the IOUT_OC_FAULT_RESPONSE register is selected to the retry setting, and the output short is persistent, an over-current fault are triggered for subsequent start-up retry attempts. |
|      |            | 0: (Default) An output under-voltage fault has not occurred.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|      |            | 1: An output under-voltage fault has occurred.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3:0  | 0          | Default: 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

# STATUS\_IOUT (7Bh)

| Format      | Unsigned binary                                                                                                                                                                                                                                                                         |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The STATUS_IOUT command returns one byte of information relating to the status of the converter's output current                                                                                                                                                                        |
|             | related faults. The PMBus core is notified of these fault conditions via the inputs OCF and OCW.                                                                                                                                                                                        |
| Description | STATUS_IOUT is a paged register. In order to access this register for channel 1 of the device, PAGE must be set to 0. In order to access this register for channel 2 of the device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11. |
| Default     | 0000000 (binary)                                                                                                                                                                                                                                                                        |

| 7   | 6 | 5   | 4 | 3 | 2 | 1 | 0 |
|-----|---|-----|---|---|---|---|---|
| OCF | 0 | OCW | 0 | 0 | 0 | 0 | 0 |

| Bits | Field Name | Description                                  |  |  |
|------|------------|----------------------------------------------|--|--|
| 7    | OCF        | (= IOUT OC Fault in the PMBus Specification) |  |  |
|      |            | (Format: binary)                             |  |  |
|      |            | Output Over-Current Fault                    |  |  |



DC/DC 模块电源

|     |     | Set based upon the value stored in IOUT_OC_FAULT_LIMIT        |
|-----|-----|---------------------------------------------------------------|
|     |     | 0: (Default) An output over-current fault has not occurred.   |
|     |     | 1: An output over-current fault has occurred.                 |
| 6   | 0   | Default: 0                                                    |
|     | ocw | (= IOUT OC Warning in the PMBus Specification)                |
|     |     | (Format: binary)                                              |
| _   |     | Output Over-Current Warning                                   |
| 5   |     | Set based upon the value stored in IOUT_OC_WARN_LIMIT.        |
|     |     | 0: (Default) An output over-current warning has not occurred. |
|     |     | 1: An output over-current warning has occurred.               |
| 4:0 | 0   | Default: 0                                                    |

### STATUS\_TEMPERATURE (7Dh)

| Format      | Unsigned binary                                                                                                                                                                                                                                                                                |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The STATUS_ TEMPERATURE command returns one byte of information relating to the status of the converter's die temperature related faults.                                                                                                                                                      |
| Description | STATUS_TEMPERATURE is a paged register. In order to access this register for channel 1 of the device, PAGE must be set to 0. In order to access this register for channel 2 of the device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11. |
| Default     | 0000000 (binary)                                                                                                                                                                                                                                                                               |

| 7   | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|-----|---|---|---|---|---|---|
| OTF | OTW | 0 | 0 | 0 | 0 | 0 | 0 |

| Bits | Field Name | Description                                          |
|------|------------|------------------------------------------------------|
|      |            | (= OT Fault in the PMBus Specification)              |
|      |            | (Format: binary)                                     |
| 7    | OTF        | Over-Temperature Fault                               |
|      |            | 0: (Default) A temperature fault has not occurred.   |
|      |            | 1: A temperature fault has occurred.                 |
|      |            | (= OT Warning in the PMBus Specification)            |
|      |            | (Format: binary)                                     |
| 6    | OTW        | Over-Temperature Warning                             |
|      |            | 0: (Default) A temperature warning has not occurred. |
|      |            | 1: A temperature warning has occurred.               |
| 5:0  | 0          | Default: 0                                           |

# STATUS\_CML (7Eh)

| Format      | Unsigned binary                                                                        |     |     |   |   |     |   |
|-------------|----------------------------------------------------------------------------------------|-----|-----|---|---|-----|---|
| Description | The STATUS_ CML command returns one byte containing PMBus serial communication faults. |     |     |   |   |     |   |
| Default     | 0000000 (binary)                                                                       |     |     |   |   |     |   |
| 7           | 6                                                                                      | 5   | 4   | 3 | 2 | 1   | 0 |
| ivc         | ivd                                                                                    | pec | mem | 0 | 0 | oth | 0 |

| Bits | Field Name | Description                                                                             |
|------|------------|-----------------------------------------------------------------------------------------|
|      | ive        | (= Invalid/Unsupported Command in the PMBus Specification)                              |
|      |            | (Format: binary)                                                                        |
| _    |            | Invalid or unsupported Command Received                                                 |
| /    |            | 0: (Default) Invalid or unsupported Command not Received.                               |
|      |            | 1: Invalid or unsupported Command Received.                                             |
|      |            | An attempt to write an invalid PAGE 1 SLAVE channel command results in a NACK'd command |



DC/DC 模块电源

|     |     | and the reporting of an IVC fault and triggering of SMB_ALERT.                                       |
|-----|-----|------------------------------------------------------------------------------------------------------|
|     |     | ( = Invalid/Unsupported Data in the PMBus Specification)                                             |
|     |     | (Format: binary)                                                                                     |
| 6   | ivd | Invalid or unsupported data Received                                                                 |
|     |     | 0: (Default) Invalid or unsupported data not Received.                                               |
|     |     | 1: Invalid or unsupported data Received.                                                             |
|     |     | ( = Packet Error Check Failed in the PMBus Specification)                                            |
|     |     | (Format: binary)                                                                                     |
|     |     | Packet Error Check Failed                                                                            |
| 5   | pec | This is a CRC byte sent at the end of each data packet. It is implemented as $CRC(x) = x8 + x2 + x1$ |
|     |     | +1                                                                                                   |
|     |     | 0: (Default) Packet Error Check Passed                                                               |
|     |     | 1: Packet Error Check Failed                                                                         |
|     |     | ( = Memory Fault Detected in the PMBus Specification)                                                |
|     |     | (Format: binary)                                                                                     |
| 4   | mem | Memory Fault Detected                                                                                |
| 4   | mem | This bit indicates a fault with the internal memory.                                                 |
|     |     | 0: (Default) No fault detected                                                                       |
|     |     | 1: Fault detected                                                                                    |
| 3:2 | 0   | Default: 0                                                                                           |
|     |     | ( = Other Communication Fault in the PMBus Specification)                                            |
|     |     | (Format: binary)                                                                                     |
| 1   | oth | Other Communication Fault                                                                            |
|     |     | 0: (Default) A communication fault other than the ones listed in this table has not occurred.        |
|     |     | 1: A communication fault other than the ones listed in this table has occurred.                      |
| 0   | 0   | Default: 0                                                                                           |
|     |     |                                                                                                      |

### STATUS\_MFR\_SPECIFIC (80h)

| Format      | Unsigned binary                                                                                        |  |  |  |
|-------------|--------------------------------------------------------------------------------------------------------|--|--|--|
| Description | The STATUS_ MFR_SPECIFIC command returns one byte containing manufacturer-specific faults or warnings. |  |  |  |
| Default     | 0000000 (binary)                                                                                       |  |  |  |

| 7    | 6 | 5 | 4      | 3                  | 2                  | 1         | 0         |
|------|---|---|--------|--------------------|--------------------|-----------|-----------|
| otfi | x | x | ivaddr | ch1_sps_SHARE<br>1 | ch2_sps_SHARE<br>1 | ch1_slave | ch2_slave |

| Bits | Field Name | Description                                                                                                                                            |  |  |  |  |
|------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|      |            | (Format: binary)                                                                                                                                       |  |  |  |  |
|      |            | Over temperature fault internal.                                                                                                                       |  |  |  |  |
| 7    | otfi       | This bit is required to distinguish an over temperature fault internal to the device from an external temperature fault.                               |  |  |  |  |
|      |            | 0: (Default) The internal temperature is below the fault threshold.                                                                                    |  |  |  |  |
|      |            | 1: The internal temperature is above the fault threshold.                                                                                              |  |  |  |  |
| 6:5  | х          | Default: 0                                                                                                                                             |  |  |  |  |
|      |            | (Format: binary)                                                                                                                                       |  |  |  |  |
|      | ivaddr     | Invalid PMBus address                                                                                                                                  |  |  |  |  |
| 4    |            | This bit is set when the PMBus address detection circuit does not resolve to a valid address. In this event, the device responds to the address: 127d. |  |  |  |  |
|      |            | 0: (Default)                                                                                                                                           |  |  |  |  |



DC/DC 模块电源

|   |                    | (Format: binary)                                                                                                                                                                     |
|---|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | ahlana CHADE       | Channel 1 smart power-stage fault                                                                                                                                                    |
| 3 | ch1_sps_SHARE<br>1 | This bit reports that the smart power-stage has declared a fault (either over-current or over-temperature) .                                                                         |
|   |                    | 0: (Default)                                                                                                                                                                         |
|   |                    | (Format: binary)                                                                                                                                                                     |
|   | ob2 and CHADE      | Channel 2 smart power-stage fault                                                                                                                                                    |
| 2 | ch2_sps_SHARE      | This bit reports that the smart power-stage has declared a fault (either over-current or over-temperature) .                                                                         |
|   |                    | 0: (Default)                                                                                                                                                                         |
|   | ch1_slave          | (Format: binary)                                                                                                                                                                     |
|   |                    | Channel 1 Slave                                                                                                                                                                      |
| 1 |                    | This bit is set when channel 1 is configured as a slave channel (by pulling Trim1 > 2.5 V before power-up). It is only used for internal read purposes and does not trigger SMBLERT. |
|   |                    | 0: (Default)                                                                                                                                                                         |
|   | ch2_slave          | (Format: binary)                                                                                                                                                                     |
|   |                    | Channel 2 Slave                                                                                                                                                                      |
| 0 |                    | This bit is set when channel 2 is configured as a slave channel (by pulling Trim2 > 2.5 V before power-up). It is only used for internal read purposes and does not trigger SMBLERT. |
|   |                    | 0: (Default)                                                                                                                                                                         |

# READ\_VOUT (8Bh)

| Format      | Linear                                                                                                                                                                                                                                                                                      |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The READ_VOUT command returns two bytes of data in the linear data format that represent the output voltage.                                                                                                                                                                                |
|             | The exponent is set to –9 by VOUT_MODE. VOUT = Mantissa x 2 <sup>Exponent</sup>                                                                                                                                                                                                             |
| Description | READ_VOUT is a paged register. In order to access READ_VOUT register for channel 1 of the device, PAGE(7),(0) must be set to 00. In order to access READ_VOUT register for channel 2 of the device, PAGE(7),(0) must be set to 01. PAGE register cannot be set to 11 for READ_VOUT command. |
| Default     | 0000h                                                                                                                                                                                                                                                                                       |

| r | r | r | r | r | r | r | r   | r     | r | r | r | r | r | r | r |
|---|---|---|---|---|---|---|-----|-------|---|---|---|---|---|---|---|
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   | 7     | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|   |   |   |   |   | • |   | Man | tissa |   |   |   |   |   |   |   |

| Bits | Field Name | escription                                                   |  |  |  |  |  |
|------|------------|--------------------------------------------------------------|--|--|--|--|--|
|      |            | (Format: unsigned binary)                                    |  |  |  |  |  |
| 7 0  | N 4 H      | This is the Mantissa for the linear format.                  |  |  |  |  |  |
| 7: 0 | Mantissa   | Default: 0000 0000 0000 0000 (bin) 0 (dec)                   |  |  |  |  |  |
|      |            | Note: Any values written to read-only registers are ignored. |  |  |  |  |  |

### READ\_IOUT (8Ch)

| Forn   | mat    | Linear                                                                                                                                                                                                       | Linear |   |   |          |   |   |   |   |   |   |   |   |   |
|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---|---|----------|---|---|---|---|---|---|---|---|---|
|        |        | The READ_IOUT command returns the output current in amps for each channel. The reading from the Measurement System must be manipulated in order to convert the measured value into the desired value (IOUT). |        |   |   |          |   |   |   |   |   |   |   |   |   |
|        |        | Note: only positive currents are reported. Any SHARE3uted negative current (For example, 0 measured current and -4                                                                                           |        |   |   |          |   |   |   |   |   |   |   |   |   |
| Descri | iption | A IOUT_CAL_OFFSET) is reported as 0 A.                                                                                                                                                                       |        |   |   |          |   |   |   |   |   |   |   |   |   |
|        |        | READ_IOUT is a paged register. In order to access READ_IOUT register for channel 1 of the device, PAGE(7),(0) must be                                                                                        |        |   |   |          |   |   |   |   |   |   |   |   |   |
|        |        | set to 00. In order to access READ_IOUT register for channel 2 of the device, PAGE(7),(0) must be set to 01. PAGE(7),(0) register cannot be set to 11 for READ_IOUT command.                                 |        |   |   |          |   |   |   |   |   |   |   |   |   |
| Defo   | ault   | E0000h                                                                                                                                                                                                       |        |   |   |          |   |   |   |   |   |   |   |   |   |
| r      | r      | r                                                                                                                                                                                                            | r      | r | r | r        | r | r | r | r | r | r | r | r | r |
| 7      | 6      | 5                                                                                                                                                                                                            | 4      | 3 | 2 | 1        | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|        |        | Exponen                                                                                                                                                                                                      | ıt     |   |   | Mantissa |   |   |   |   |   |   |   |   |   |

| Bits | Field Name | Description |
|------|------------|-------------|
|------|------------|-------------|



# DC/DC 模块电源

|            |          | (Format: two's SHARE3lement) This is the exponent for the linear format. |
|------------|----------|--------------------------------------------------------------------------|
| 7: 3       | Exponent | Default: 11100 (bin) -4 (dec) (62.5 mA lsb)                              |
|            |          | These default settings are not programmable.                             |
|            |          | Note: Any values written to read-only registers are ignored.             |
|            |          | (Format: two's SHARE3lement)                                             |
| 2:0<br>7:0 | Mantissa | Default: 000 00000000 (bin) 0 (dec)                                      |
| 7:0        |          | Note: Any values written to read-only registers are ignored.             |

### READ\_TEMPERATURE\_2 (8Eh)

| Format      | Linear                                                                                                                          |
|-------------|---------------------------------------------------------------------------------------------------------------------------------|
| Description | The READ_TEMPERATURE_2 command returns the temperature in degrees Celsius of the current channel specified by the PAGE command. |
| Default     | F064h                                                                                                                           |

| r | r        | r | r | r | r        | r | r | r | r | r | r | r | r | r | r |
|---|----------|---|---|---|----------|---|---|---|---|---|---|---|---|---|---|
| 7 | 6        | 5 | 4 | 3 | 2        | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|   | Exponent |   |   |   | Mantissa |   |   |   |   |   |   |   |   |   |   |

| Bits       | Field Name | Description                                                  |
|------------|------------|--------------------------------------------------------------|
|            |            | (Format: two's SHARE3lement)                                 |
|            |            | This is the exponent for the linear format.                  |
| 7:3        | Exponent   | Default: 11110 (bin) -2 (dec) 0.25° C                        |
|            |            | These default settings are not programmable.                 |
|            |            | Note: Any values written to read-only registers are ignored. |
|            |            | (Format: two's SHARE3lement)                                 |
| 2:0<br>7:0 | Mantissa   | Default: 000 0110 0100 (bin) 100 (dec)                       |
| 7.0        |            | Note: Any values written to read-only registers are ignored. |

# PMBus\_REVISION (98h)

| Fo  | ormat     | Linear                                                                                                                                                                 |
|-----|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Des | scription | The PMBus_REVISION command returns the revision of the PMBus to which the device is SHARE3liant. The device is SHARE3liant to revision 1.1 of the PMBus specification. |
| De  | efault    | 00010001b                                                                                                                                                              |

| r/w <sup>E</sup> |
|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 7                | 6                | 5                | Δ                | 3                | 2                | 1                | Ω                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |

| Bits | Field Name | Description |
|------|------------|-------------|
| 7:0  | 1          | 1           |

# MFR\_SPECIFIC\_00 (D0h)

| Format      | Unsigned binary                                                          |  |  |  |  |  |  |  |
|-------------|--------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Description | The MFR_SPECIFIC_00 register is dedicated as a user scratch pad          |  |  |  |  |  |  |  |
| Default     | 0000h                                                                    |  |  |  |  |  |  |  |
| Delduii     | The default power-up state can be changed using the STORE_USER commands. |  |  |  |  |  |  |  |

| r/w <sup>E</sup> |
|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |

| The state of the s | Bits | Field Name | Description |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|-------------|
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|-------------|



DC/DC 模块电源

7:0

### MFR\_SPECIFIC\_04 (VREF\_TRIM) (D4h)

| Format      | Linear                                                                                                                                                                                                                                                                                                                               |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The VREF_TRIM command is used to apply a fixed offset voltage to the reference voltage.                                                                                                                                                                                                                                              |
|             | VREF = 600 mV + (VREF_TRIM + STEP_VREF_MARGIN_x) x 2 mV                                                                                                                                                                                                                                                                              |
|             | The maximum trim range is 10% /-20% of nominal VREF (600 mV) in 2-mV steps. Permissible values are from 60 mV to-120 mV. Including settings from both VREF_TRIM and STEP_VREF_MARGIN_x commands, the net permissible range of VREF is 60 mV to-180 mV.                                                                               |
|             | If the commanded VREF_TRIM is outside its valid range, then that value is not accepted; it also causes the device to set the cml bit in the STATUS_BYTE register and the ivd bit in the STATUS_CML registers, and triggers SMB_ALERT.                                                                                                |
| Description | If the combined VREF set by VREF_TRIM and/or STEP_VREF_MARGIN_x is outside the acceptable range, it causes the device to set the cml bit in the STATUS_BYTE register and the ivd bit in the STATUS_CML registers, it triggers SMB_ALERT, and the VREF are set to the highest or lowest allowed value (based on the commanded level). |
| Description | The VREF transition occurs at the rate determined by the TON_RISE (61h) command if the transition is executed during soft-start. Any transition in VREF after soft-start occurs at the rate determined by the highest programmable TON_RISE of 9 ms.                                                                                 |
|             | The VREF_TRIM has two data bytes formatted as two's SHARE3lement binary integer and can have positive and negative values.                                                                                                                                                                                                           |
|             | If the channel is configured as a SLAVE, this command can not be accessed for that channel. Any writes to the SLAVE channel for this command is ignored. (In analog, the master programmed value are used in a multi-phase system. No special action needed from digital.)                                                           |
|             | An attempt to write the SLAVE channel command, or when in AVS mode results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT.                                                                                                                                                                        |
| Dofault     | 0000h (Fixed Offset Voltage = 0 V)                                                                                                                                                                                                                                                                                                   |
| Default     | The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                             |

| r/w <sup>E</sup> | r* | r/w <sup>E</sup> |
|------------------|----|----|----|----|----|----|----|----|----|------------------|------------------|------------------|------------------|------------------|------------------|
| 7                | 6  | 5  | 4  | 3  | 2  | 1  | 0  | 7  | 6  | 5                | 4                | 3                | 2                | 1                | 0                |

| Bits | Field Name | Description                                                                     |
|------|------------|---------------------------------------------------------------------------------|
|      |            | (Format: binary)                                                                |
|      |            | Default: 0000 0000 (bin)                                                        |
| 7:0  | High Byte  | Minimum: 1111 1111 (bin) (sign extended)                                        |
|      |            | Maximum: 0000 0000 (bin) (sign extended)                                        |
|      |            | Bits 6:0 changes for sign extension but are not otherwise programmable          |
|      |            | (Format: binary)                                                                |
|      |            | Default: 0000 0000 (bin) 0 (dec) 0 mV                                           |
| 7:0  | Low Byte   | Minimum: 1100 0100 (bin) -60 (dec) (-120 mV) (sign extended, twos SHARE3liment) |
|      |            | Maximum: 0001 1110 (bin) 30 (dec) (60 mV)                                       |
|      |            | Bits 7:6 changes for sign extension but are not otherwise programmable          |

### MFR\_SPECIFIC\_05 (STEP\_VREF\_MARGIN\_HIGH) (D5h)

| Format      | Linear                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The STEP_VREF_MARGIN_HIGH command is used to increase the value of the reference voltage by shifting the reference higher. When the OPERATION command is set to Margin High, the reference increases by the voltage (in mV) indicated by this command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|             | Thus, the changed reference is given by:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|             | VREF = 600 mV + (VREF_TRIM + STEP_VREF_MARGIN_HIGH) x 2 mV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Description | The maximum range is 0 to 10% (60 mV) of nominal VREF (600 mV) in 2mV steps. Including settings from both                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Безсприот   | VREF_TRIM and STEP_VREF_MARGIN_x commands, the net permissible range of VREF is 60 mV to -180 mV. If the commanded STEP_VREF_MARGIN_HIGH is outside its valid range, then that value is not accepted; it also causes the device to set the cml bit in the STATUS_BYTE register and the ivd bit in the STATUS_CML registers, and triggers SMB_ALERT. If the combined VREF set by VREF_TRIM and/or STEP_VREF_MARGIN_x is outside the acceptable range, it causes the device to set the cml bit in the STATUS_BYTE register and the ivd bit in the STATUS_CML registers, it triggers SMB_ALERT, and the VREF are set to the highest or lowest allowed value (based on the commanded level). The VREF transition occurs at the rate determined by the TON RISE (61h) command if the transition is executed during soft-start. Any transition in VREF after |



DC/DC 模块电源

|         | soft-start occurs at the rate determined by the highest programmable TON_RISE of 9 ms. This is a paged register. In order to access this register for channel 1 of the device, PAGE must be set to 0. In order to access this register for channel 2 of the device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11. If the channel is configured as a SLAVE, this command can not be accessed for that channel. Any writes to the SLAVE channel for this command are ignored. (In analog, the master programmed value is used in a multi-phase system. No special action needed from digital). An attempt to write the SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT. |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Default | 0000 0000 0001 1110 (binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Delauli | The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

| r | r | r | r | r | r | r | r | r | r | r | r/w <sup>E</sup> |
|---|---|---|---|---|---|---|---|---|---|---|------------------|------------------|------------------|------------------|------------------|
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4                | 3                | 2                | 1                | 0                |

| Bits | Field Name | Description                                                  |
|------|------------|--------------------------------------------------------------|
|      |            | (Format: binary)                                             |
|      |            | Default: 0000 0000 (bin)                                     |
| 7:0  | High Byte  | Minimum: 0000 0000 (bin)                                     |
|      |            | Maximum: 0000 0000 (bin)                                     |
|      |            | Note: Any values written to read-only registers are ignored. |
|      |            | (Format: binary)                                             |
|      |            | This specifies a positive offset voltage on to default VREF. |
| 7:0  | Low Byte   | Default: 0001 1110 (bin) 30 (dec) (60 mV = 10% percent)      |
|      |            | Minimum: 0000 0000 (bin) 0 (dec) (0 mV)                      |
|      |            | Maximum: 0001 1110 (bin) 30 (dec) (60 mV = 10% percent)      |

# MFR\_SPECIFIC\_06 (STEP\_VREF\_MARGIN\_LOW) (D6h)

| Format      | Linear                                                                                                                                                                                                                                                                                                                              |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The STEP_VREF_MARGIN_LOW command is used to decrease the reference voltage by shifting the reference lower. When the OPERATION command is set to Margin Low, the output decreases by the voltage indicated by this command.                                                                                                         |
|             | Thus, the changed reference is given by: VREF = 600 mV + (VREF_TRIM + STEP_VOUT_MARGIN_LOW) x 2 mV .The maximum range is 0 to-20% (-120 mV) of nominal VREF (600 mV) in 2mV steps. Including settings from both                                                                                                                     |
|             | VREF_TRIM and STEP_VREF_MARGIN_x commands, the net permissible range of VREF is 60 mV to-180 mV.                                                                                                                                                                                                                                    |
|             | If the commanded STEP_VREF_MARGIN_LOW is outside its valid range, then that value is not accepted; it also causes the device to set the cml bit in the STATUS_BYTE register and the ivd bit in the STATUS_CML registers, and triggers SMB_ALERT.                                                                                    |
|             | If the combined VREF set by VREF_TRIM and/or STEP_VREF_MARGIN_x is outside the acceptable range, it causes the device to set the cml bit in the STATUS_BYTE register and the ivd bit in the STATUS_CML registers, it triggers SMB_ALERT, and the VREF is set to the highest or lowest allowed value (based on the commanded level). |
| Description | The VREF transition occurs at the rate determined by the TON_RISE (61h) command if the transition is executed during soft-start. Any transition in VREF after soft-start occurs at the rate determined by the highest programmable TON_RISE of 9 ms.                                                                                |
|             | This is a paged register. In order to access this register for channel 1 of the device, PAGE must be set to 0. In order to access this register for channel 2 of the device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.                                                    |
|             | If the channel is configured as a SLAVE, this command can not be accessed for that channel. Any writes to the SLAVE channel for this command are ignored. (In analog, the master programmed value is used in a multi-phase system. No special action needed from digital.)                                                          |
|             | An attempt to write the SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT.                                                                                                                                                                                            |
| Default     | 1111 1111 1110 0010 (binary)                                                                                                                                                                                                                                                                                                        |
| Delduil     | The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                            |

| /   6   5   4   3   2   1   0   /   6   5   4   3   2 | 3   2   1   0   7   6   5   4   3   2 | 1 | 0 |
|-------------------------------------------------------|---------------------------------------|---|---|

| Bits | Field Name | Description |
|------|------------|-------------|



DC/DC 模块电源

|     | High Byte | (Format: binary)                                                          |
|-----|-----------|---------------------------------------------------------------------------|
|     |           | Default: 1111 1111 (bin) (msb is sign bit)                                |
| 7:0 |           | Minimum: 1111 1111 (bin) (sign extended)                                  |
|     |           | Maximum: 0000 0000 (bin)                                                  |
|     |           | Bits 6:0 can change for sign extension but are not otherwise programmable |
|     | Low Byte  | (Format: two's SHARE3lement)                                              |
|     |           | This specifies a negative offset voltage on to default VREF.              |
| 7.0 |           | Default: 1110 0010 (bin) -30 (dec) (-60 mV = -10% percent)                |
| 7:0 |           | Minimum: 1100 0100 (bin) -60 (dec) (–120 mV = –20% percent)               |
|     |           | Maximum: 0000 0000 (bin) 0 (dec) (0 mV)                                   |
|     |           | Bits 7:6 can change for sign extension but are not otherwise programmable |

#### MFR\_SPECIFIC\_07 (PCT\_VOUT\_FAULT\_PG\_LIMIT) (D7h)

| Format      | Unsigned binary integer                                                                                                                                                                                                                                                          |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The PCT_VOUT_FAULT_PG_LIMIT is to set the PGOOD, VOUT_UV and VOUT_OV limits.                                                                                                                                                                                                     |
|             | This is a paged register. In order to access this register for channel 1 of the device, PAGE must be set to 0. In order to access this register for channel 2 of the device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11. |
| Description | If the channel is configured as a SLAVE, this command can not be accessed for that channel. Any writes to the SLAVE channel for this command are ignored. (In analog, the master programmed value is used in a multi-phase system. No special action needed from digital.)       |
|             | An attempt to read and write the SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT.                                                                                                                                |
| Default     | XXXX XX10 (binary)                                                                                                                                                                                                                                                               |
|             | The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                         |

| <b>'</b> | ' |   | • | • | • | ' | '       |
|----------|---|---|---|---|---|---|---------|
| 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0       |
| Х        | Х | х | Х | Х | Х | Х | PG(1:0) |
|          |   |   |   |   |   |   |         |

| Bits | Field Name | Description                                |  |  |  |
|------|------------|--------------------------------------------|--|--|--|
| 7:2  | X          | dicates writes are ignored and reads are 0 |  |  |  |
|      |            | (Format: binary)                           |  |  |  |
| 1:0  | PG(1:0)    | PG, UV, OV Limit Selection.                |  |  |  |
|      |            | Default: 10                                |  |  |  |

Table lists the over-voltage, under-voltage, and power-good threshold voltages. Bit (13) of MFR\_SPECIFIC\_16 (E0h) register determines the overvoltage setting.

Table. OV, UV, PGOOD Threshold Values

| Idable: 647,6471 6665 It liest fold values |       |          |        |         |      |            |          |
|--------------------------------------------|-------|----------|--------|---------|------|------------|----------|
| PG(1)                                      | PG(0) | UV_fault | PG_low | PG_high | OV_  | fault      | OV       |
| PG(I)                                      | PG(0) | (%)      | (%)    | (%)     | (%)  | (mV)       | SETTING  |
| 0                                          | 0     | -16.8    | -12.5  | 12.5    | 16.8 |            |          |
| 0                                          | 1     | -12.0    | -7.0   | 7.0     | 12.0 | n/a        | Tracking |
| 1                                          | 0     | -29.0    | -23.0  | 7.0     | 16.8 | n/a        |          |
| 1                                          | 1     | -29.0    | -23.0  | 7.0     | 12.0 |            |          |
| 0                                          | 0     | -16.8    | -12.5  | 12.5    |      | 800        |          |
| 0                                          | 1     | -12.0    | -7.0   | 7.0     | NI/A | 700        | Fixe el  |
| 1                                          | 0     | -29.0    | -23.0  | 7.0     | N/A  | 800<br>700 | Fixed    |
| 1                                          | 1     | -29.0    | -23.0  | 7.0     |      |            |          |

### MFR\_SPECIFIC\_08 (SEQUENCE\_TON\_TOFF\_DELAY) (D8h)

| Format      | Unsigned binary integer                                                                                          |
|-------------|------------------------------------------------------------------------------------------------------------------|
| Description | The SEQUENCE_TON_TOFF_DELAY command is used to set the delay for turning on the device and the delay for turning |



# DC/DC 模块电源

|         | off the device as a ratio of TON_RISE.                                                                                                                                                                                                                                                                          |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | This is a paged register. In order to access this register for channel 1 of the device, PAGE must be set to 0. In order to access this register for channel 2 of the device, PAGE must be set to 1. For simultaneous access of channels 1 and 2, PAGE command must be set to 11.                                |
|         | If the channel is configured as a SLAVE, this command can not be accessed for that channel. Any writes to the SLAVE channel for this command are ignored. In such a case, internally the TON_DELAY is set to the minimum value of $50 \mu s$ and TOFF_DELAY is set to zero (overriding any contents of EEPROM). |
|         | An attempt to read and write the SLAVE channel command results in a NACK'd command and the reporting of an IVC fault and triggering of SMB_ALERT.                                                                                                                                                               |
| Default | 111X 000X (binary)  The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                    |

| r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r |
|------------------|------------------|------------------|---|------------------|------------------|------------------|---|
| 7                | 6                | 5                | 4 | 3                | 2                | 1                | 0 |
| TON_DEL<2:0>     |                  |                  | Х |                  | TOFF_DEL<2:0>    |                  | Х |

| Bits | Field Name    | Description                                                                          |
|------|---------------|--------------------------------------------------------------------------------------|
|      |               | (Format: binary)                                                                     |
|      |               | Default: 111b                                                                        |
| 7:5  | TON_DEL<2:0>  | TON_DELAY = TON_RISE x TON_DEL<2:0>                                                  |
|      |               | This parameter controls the delay from when ON = 1 until soft-start sequence begins. |
|      |               | The default value is 18.9 ms. (Start the VOUT ramp without delay)                    |
| 4    | Х             | X indicates writes are ignored and reads are 0                                       |
|      |               | (Format: binary)                                                                     |
|      |               | Default: 000b                                                                        |
| 3:1  | TOFF_DEL<2:0> | TOFF_DELAY = TON_RISE x TOFF_DEL<2:0>                                                |
|      |               | This parameter controls the delay from when ON = 0 until the output is disabled.     |
|      |               | The default value is 0 ms. (Shut off the output without delay)                       |
| 0    | Х             | X indicates writes are ignored and reads are 0                                       |

Table . Delay Time Ratios

| DELAY TIME RATIO<br>(MULTIPLE OF TON_RISE) |
|--------------------------------------------|
| 0                                          |
| 1                                          |
| 2                                          |
| 3                                          |
| 4                                          |
| 5                                          |
| 6                                          |
| 7                                          |
|                                            |

#### NOTE:

If the device turns off due to a turn-off delay time, any attempt to turn on the device before the turn-off delay time expires should be avoided. The device is available to be turned on only after the turn-off delay time expires and the device has been turned off.

### MFR\_SPECIFIC\_16 (COMM\_EEPROM\_SPARE)(E0h)

| Format |
|--------|
|--------|



DC/DC 模块电源

| Description | This register contains EEPROM backed bits brought out to the top of the digital block IO for possible future use by anal or digital circuits |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|
| Default     | 1011 0001 xxxx x011 (binary)                                                                                                                 |  |
| Dordan      | The default power-up state can be changed using the STORE_USER commands.                                                                     |  |

| COMM_EEPROM_SPARE |                  |                  |                  |    |    |   |   |
|-------------------|------------------|------------------|------------------|----|----|---|---|
| r/w <sup>E</sup>  | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r  | r  | r | r |
| 15                | 14               | 13               | 12               | 11 | 10 | 9 | 8 |
| PGOOD_DEL_EN      | DIS_API_CNT      | FIX_OVP_EN       | DIS_SSPB         |    |    |   |   |

| COMM_EEPROM_SPARE |   |   |   |   |   |   |   |
|-------------------|---|---|---|---|---|---|---|
| r                 | r | r | r | r | r | r | r |
| 7                 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

| Bits | Field Name           | Description                                                                                                                                                                                                                                                                                                                           |
|------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5.10 | 1101011101110        | (format: binary, access: read/write)                                                                                                                                                                                                                                                                                                  |
|      |                      | Default: 1b                                                                                                                                                                                                                                                                                                                           |
| 15   | PGOOD_DLY_EN         | PGOOD Delay Enable                                                                                                                                                                                                                                                                                                                    |
|      |                      | This bit, when high, enable 2-ms delay for PGOOD detection during startup.                                                                                                                                                                                                                                                            |
|      |                      | (format: binary, access: read/write)                                                                                                                                                                                                                                                                                                  |
|      |                      | Default: 0b                                                                                                                                                                                                                                                                                                                           |
| 14   | DIS API CNT          | Disables 3-clock count for API valley active state                                                                                                                                                                                                                                                                                    |
|      | 3.6 <u>7</u> % (291) | This bit, when high, disables the 3-clock counter for API valley. When the bit is low, the counting is enabled whereby the API-valley function can remain active only 3 consecutive clock cycles before being inactive for another 3 clocks.                                                                                          |
|      | FIX OVP EN           | (Format: binary, access: read/write)                                                                                                                                                                                                                                                                                                  |
|      |                      | Default: 1b                                                                                                                                                                                                                                                                                                                           |
| 13   |                      | Enable fixed output voltage OV protection                                                                                                                                                                                                                                                                                             |
| 10   | TIX_OVI_LIV          | This bit, when high, enables fixed OV protection circuitry that is active after the BP3 and BP5                                                                                                                                                                                                                                       |
|      |                      | voltage comes up. When the bit is low, tracking OV protection is enabled instead and in this case, OV protection is enabled only after the soft-start sequence has SHARE3leted.                                                                                                                                                       |
|      |                      | (Format: binary, access: read/write)                                                                                                                                                                                                                                                                                                  |
|      |                      | Default: 1b                                                                                                                                                                                                                                                                                                                           |
| 10   | D10 00DD             | Disable pre-bias initiation after soft-start sequence has SHARE3leted.                                                                                                                                                                                                                                                                |
| 12   | DIS_SSPB             | This bit affects the PWM signal only during prebias startup. When this bit is high, PWM switching begins only if the SHARE3 voltage is higher than the PWM ramp valley. When this bit is low, PWM switching is forced to begin after soft-start sequence has SHARE3leted, even when the SHARE3 voltage is lower than PWM ramp valley. |

### MFR\_SPECIFIC\_21 (OPTIONS) (E5h)

| Format      | Unsigned binary                                                               |  |  |  |  |  |
|-------------|-------------------------------------------------------------------------------|--|--|--|--|--|
| Description | This register is used for setting user selectable options for the controller. |  |  |  |  |  |
| Default     | 0111 1111 0000 0000 (binary)                                                  |  |  |  |  |  |
| Delduli     | The default power-up state can be changed using the STORE_USER commands.      |  |  |  |  |  |

| Common/Shared    |                  |                  |                  |                                   |             |                  |             |  |
|------------------|------------------|------------------|------------------|-----------------------------------|-------------|------------------|-------------|--|
| r/w <sup>E</sup> r/w <sup>E</sup> |             | r/w <sup>E</sup> | r/w         |  |
| 7                | 6                | 5                | 4                | 3                                 | 2           | 1                | 0           |  |
| TCO              | CH2_CSG/         | AIN_SEL<2:0>     | CH1_CSGA         | IN_SEL<1:0>                       | en_adc_cntl | EN_TSNS_SHARE1   | EN_SPS      |  |
| r                | r                | r                | r                | r                                 | r           | r/w <sup>E</sup> | r/w         |  |
|                  |                  |                  |                  |                                   |             | SMB_OV           | msps_SHARE1 |  |
| Bits             | Field Name       |                  | Description      |                                   |             |                  |             |  |
| 7                | TCO              |                  | (Format: binary) |                                   |             |                  |             |  |



DC/DC 模块电源

| Default: 0b Temperature SHARE3ensation override 0: OCF, OCW thresholds and current measurements are temp SHARE3ensate 1: Temperature SHARE3ensation is "disabled" TCO is a non-paged bit. Any change on TCO bit is applied to both page 0 of (Format: binary) 1:0> Default: 11b Ch2 current-share gain select This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  (Format: binary) Default: 11b Ch1 current-share gain select This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  0: 50 V/V gain 0: 40 V/V gain 10: 30 V/V gain 11: 20 V/V gain 11: 20 V/V gain 11: 20 V/V gain 12 en_adc_ctl Enable ADC Control Bit. 0: Disable ADC operation. 1: Enable ADC operation. 1: Enable ADC operation.                                                                                                                     |                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 0: OCF, OCW thresholds and current measurements are temp SHARE3ensates.  1: Temperature SHARE3ensation is "disabled"  TCO is a non-paged bit. Any change on TCO bit is applied to both page 0 of (Format: binary)  1:0> Default: 11b  Ch2 current-share gain select  This 2-bit bus is used to select the gain of the current-sharing circuit in channed by DCR/L ratios, the user can select lower gains for current-loop stability.  (Format: binary)  Default: 11b  Ch1 current-share gain select  This 2-bit bus is used to select the gain of the current-sharing circuit in channed by DCR/L ratios, the user can select lower gains for current-sharing circuit in channed by DCR/L ratios, the user can select lower gains for current-sharing circuit in channed by DCR/L ratios, the user can select lower gains for current-loop stability.  00: 50 V/V gain  10: 40 V/V gain  10: 30 V/V gain  11: 20 V/V gain  (Format: binary)  Default: 1b  Enable ADC Control Bit.  0: Disable ADC operation.  1: Enable ADC operation. |                    |
| 1: Temperature SHARE3ensation is "disabled" TCO is a non-paged bit. Any change on TCO bit is applied to both page 0 of (Format: binary) 1:0> Default: 11b Ch2 current-share gain select This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  (Format: binary) Default: 11b Ch1 current-share gain select This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  00: 50 V/V gain 01: 40 V/V gain 10: 30 V/V gain 11: 20 V/V gain 11: Enable ADC Control Bit. 0: Disable ADC operation. 1: Enable ADC operation.                                                                                                                                                                                                                                            | _                  |
| TCO is a non-paged bif. Any change on TCO bit is applied to both page 0 of (Format: binary)  1:0> Default: 11b  Ch2 current-share gain select  This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  (Format: binary)  Default: 11b  Ch1 current-share gain select  This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  00: 50 V/V gain  01: 40 V/V gain  10: 30 V/V gain  11: 20 V/V gain  (Format: binary)  Default: 11b  2 en_adc_ctl  Enable ADC Control Bit.  0: Disable ADC operation.  1: Enable ADC operation.                                                                                                                                                                                                                                                                                                  | ∌d                 |
| (Format: binary) 1:0> Default: 11b Ch2 current-share gain select This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  (Format: binary) Default: 11b Ch1 current-share gain select This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  00: 50 V/V gain 01: 40 V/V gain 10: 30 V/V gain 11: 20 V/V gain 11: 20 V/V gain  (Format: binary) Default: 1b Enable ADC Control Bit. 0: Disable ADC operation. 1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                         |                    |
| 1:0> Default: 11b  CH2_CSGAIN_SEL<1:0>  1:0> Default: 11b  Ch2 current-share gain select  This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  (Format: binary)  Default: 11b  Ch1 current-share gain select  This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  00: 50 V/V gain  01: 40 V/V gain  10: 30 V/V gain  11: 20 V/V gain  (Format: binary)  Default: 1b  Enable ADC Control Bit.  0: Disable ADC operation.  1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                      | and page 1.        |
| CH2_CSGAIN_SEL<1:0> Ch2 current-share gain select This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  (Format: binary) Default: 11b Ch1 current-share gain select This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  00: 50 V/V gain 01: 40 V/V gain 10: 30 V/V gain 11: 20 V/V gain  (Format: binary) Default: 1b Enable ADC Control Bit. 0: Disable ADC operation. 1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                        |                    |
| This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  (Format: binary)  Default: 11b  Ch1 current-share gain select  This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  00: 50 V/V gain  01: 40 V/V gain  11: 20 V/V gain  (Format: binary)  Default: 1b  Enable ADC Control Bit.  0: Disable ADC operation.  1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |
| DCR/L ratios, the user can select lower gains for current-loop stability.  (Format: binary) Default: 11b Ch1 current-share gain select This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  00: 50 V/V gain 01: 40 V/V gain 10: 30 V/V gain 11: 20 V/V gain  (Format: binary) Default: 1b Enable ADC Control Bit. 0: Disable ADC operation. 1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                    |
| Default: 11b  Ch1 current-share gain select This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  00: 50 V/V gain 01: 40 V/V gain 10: 30 V/V gain 11: 20 V/V gain  (Format: binary) Default: 1b  2 en_adc_ctl  Enable ADC Control Bit. 0: Disable ADC operation. 1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | el 2. For high     |
| Ch1 current-share gain select This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  00: 50 V/V gain 01: 40 V/V gain 10: 30 V/V gain 11: 20 V/V gain  (Format: binary) Default: 1b  2 en_adc_ctl  Enable ADC Control Bit. 0: Disable ADC operation. 1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                    |
| This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  00: 50 V/V gain 01: 40 V/V gain 10: 30 V/V gain 11: 20 V/V gain  (Format: binary) Default: 1b Enable ADC Control Bit. 0: Disable ADC operation. 1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |
| This 2-bit bus is used to select the gain of the current-sharing circuit in chann DCR/L ratios, the user can select lower gains for current-loop stability.  00: 50 V/V gain 01: 40 V/V gain 10: 30 V/V gain 11: 20 V/V gain  (Format: binary) Default: 1b Enable ADC Control Bit. 0: Disable ADC operation. 1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |
| 01: 40 V/V gain 10: 30 V/V gain 11: 20 V/V gain  (Format: binary) Default: 1b  2 en_adc_ctl Enable ADC Control Bit. 0: Disable ADC operation. 1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | el 1. For high     |
| 10: 30 V/V gain 11: 20 V/V gain  (Format: binary)  Default: 1b  2 en_adc_ctl Enable ADC Control Bit. 0: Disable ADC operation. 1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |
| 11: 20 V/V gain  (Format: binary)  Default: 1b  2 en_adc_ctl Enable ADC Control Bit. 0: Disable ADC operation. 1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |
| 11: 20 V/V gain  (Format: binary)  Default: 1b  2 en_adc_ctl Enable ADC Control Bit. 0: Disable ADC operation. 1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |
| (Format: binary) Default: 1b  2 en_adc_ctl Enable ADC Control Bit. 0: Disable ADC operation. 1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |
| Default: 1b  2 en_adc_ctl Enable ADC Control Bit.  0: Disable ADC operation.  1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |
| 2 en_adc_ctl Enable ADC Control Bit. 0: Disable ADC operation. 1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |
| 0: Disable ADC operation. 1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                    |
| 1: Enable ADC operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                    |
| (Formal: binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                    |
| D-6#-1b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |
| Default: 1b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                    |
| Enable fault input from Smart power stage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4l                 |
| This bit, when high, makes the device sensitive to fault communication from power stage. When this bit is low, the device ignores the fault indication from power stage. Whether this bit is high or low, the device performs over temperature is about fault threshold.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | the smart<br>ature |
| (Format: binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                    |
| 0 EN_SPS Default: 1b (forbid change)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                    |
| 7:2 Note: Any values written to read-only registers are ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                    |
| (Format: binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                    |
| Default: 0b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                    |
| Make SMBALERT an OV fault indicator. This has page 0 scope only (in effect,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | it is defined      |
| 1 SMB_OV only on page 0; the page 1 bit is not used).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ii is delii ied    |
| 0: SMBALERT functions normally                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |
| 1: SMBALERT reports only OV_FAULT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    |
| (Format: binary)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                    |
| Default: 0b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                    |
| (PAGE scope)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                    |
| 0 msps_SHARE1 0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                    |
| 1: Masks SMBALERT assertion due to setting of STATUS_MFR_SPECIFIC(3) /                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |
| STATUS_MFR_SPECIFIC(2) (corresponding to the CH1_SPS_SHARE1 and CH2_SPS respectively).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                    |

# MFR \_SPECIFIC\_22 (PWM\_OSC\_SELECT) (E6h)

| Format  | Unsigned binary |  |
|---------|-----------------|--|
| 1 omiai |                 |  |



DC/DC 模块电源

| Description | This register is used for setting user selectable PWM phase configuration (sync enable, direction of frequency synchronization pulses - in or out - in a master channel and number of phases) in a multi-phase system. |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Default     | 0001h The default power-up state can be changed using the STORE_USER commands.                                                                                                                                         |

| r | r | r | r | r | r | r | r | r | r | r | r/w <sup>E</sup> |
|---|---|---|---|---|---|---|---|---|---|---|------------------|------------------|------------------|------------------|------------------|
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4                | 3                | 2                | 1                | 0                |
|   |   |   |   |   |   |   |   |   |   |   | SYNC_MC          | DDE<1:0>         | ENSYNC           | PH               | ASE              |

| Bits | Field Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0  |                | Note: Any values written to read-only registers are ignored.                                                                                                                                                                                                                                                                                                                                                                                         |
| 7:5  |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|      |                | (Format: binary)                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      |                | Default: 00b                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |                | Synchronization configuration for the oscillator                                                                                                                                                                                                                                                                                                                                                                                                     |
|      |                | These bits allow the user to configure the internal PWM oscillator clock in the PWM master                                                                                                                                                                                                                                                                                                                                                           |
|      |                | channel 1 in one of several operating modes as described below.                                                                                                                                                                                                                                                                                                                                                                                      |
|      |                | 1. To change this value, the user must change this value in the register, save it to the EEPROM and then reboot the device via power down for the new value to take effect.                                                                                                                                                                                                                                                                          |
| 4:3  | SYNC_MODE<1:0> | 2. If channel 1 is a slave, then these bits are internally forced to <1:1> indicating that external signals on the SYNC and PHDET pins must override the internal clock and phase zero signals. In a case of slave channel 1, any attempt to write a "0" to either one or both bits are treated as invalid data – in effect, the 'cml' bit in the STATUS_BYTE register and the 'ivd' bit in the STATUS_CML register are set, and SMB_ALERT asserted. |
|      |                | 00: Self generated clock with internal phasing, switch positions 1 and 3                                                                                                                                                                                                                                                                                                                                                                             |
|      |                | 01: External clock on SYNC pin, but phasing is internal; switch positions 1 and 3                                                                                                                                                                                                                                                                                                                                                                    |
|      |                | 10: External clock on SYNC pin and external phase signal on PHDET pin; switch positions 1 and 3                                                                                                                                                                                                                                                                                                                                                      |
|      |                | 11: External clock on SYNC pin and external phase signal on PHDET pin; switch positions 2 and 4                                                                                                                                                                                                                                                                                                                                                      |
|      |                | (forced for channel 1 slave)                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |                | (Format: binary)                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      |                | Default: 0b                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2    | ENGVNC         | Synchronization enable                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2    | ENSYNC         | This bit, when high, enables the synchronization drivers.                                                                                                                                                                                                                                                                                                                                                                                            |
|      |                | 0: Synchronization is disabled                                                                                                                                                                                                                                                                                                                                                                                                                       |
|      |                | 1: Synchronization is enabled                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |                | (Format: binary)                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      |                | Default: 01b                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |                | Number of phases in the system (that involves the IC).                                                                                                                                                                                                                                                                                                                                                                                               |
|      |                | This pair of bits is used to configure the number of phases in the power-supply system containing the IC. This information is then used inside the PWM oscillator to set the master switching frequency and channel phase angles.                                                                                                                                                                                                                    |
| 1.0  | DUAGE          | To change this value, the user must change this value in the register, save it to the EEPROM and then reboot the device via power down for the new value to take effect.                                                                                                                                                                                                                                                                             |
| 1:0  | PHASE          | 2. If channel 1 is a slave, then the bit PHASE <1> is internally forced to 1 indicating that only 3-ph or 4-ph modes can be enabled. In such a case of slave channel 1, any attempt to write a "0" to this bit is treated as invalid data – in effect, the 'cml' bit in the STATUS_BYTE register and the 'ivd' bit in the STATUS_CML register are set, and SMB_ALERT asserted.                                                                       |
|      |                | 00: Independent, dual channel operation                                                                                                                                                                                                                                                                                                                                                                                                              |
|      |                | 01: Two-phase operation (within single IC)                                                                                                                                                                                                                                                                                                                                                                                                           |
|      |                | 10: Three-phase operation (between two ICs)                                                                                                                                                                                                                                                                                                                                                                                                          |
|      |                | 11: Four-phase operation (between two ICs)                                                                                                                                                                                                                                                                                                                                                                                                           |



#### DC/DC 模块电源

#### NOTE

A 120° phase shift can be achieved between three phases at 3-phase plus 1-phase configuration, the 1-phase rail has the same phase as channel 1 of the master IC.

A 90° phase shift can be achieved between all four phases at all other configurations listed in the table. SYNC pins of two devices need to be connected, and SHARE2 pins of two devices need to be connected.

#### Table. Phase Configurations(1)

| PHASE                     |           | MASTER IC |       | SLAVE IC  |        |       |  |
|---------------------------|-----------|-----------|-------|-----------|--------|-------|--|
| CONFIGURATIONS            | SYNC_MODE | ENSYNC    | PHASE | SYNC_MODE | ENSYNC | PHASE |  |
| 3-phase + 1-phase         | 00        | 1         | 10    | 11        | 1      | 10    |  |
| 4-phase                   | 00        | 1         | 11    | 11        | 1      | 11    |  |
| 2-phase + 2-phase         | 00        | (2)       | 11    | 11        | (2)    | 11    |  |
| 2-phase + dual-output     | 00        | (2)       | 11    | 11        | (2)    | 11    |  |
| Dual-output + dual-output | 00        | (2)       | 11    | 11        | (2)    | 11    |  |

- (1) For 3-phase plus 1-phase configuration and 4-phase configuration, SYNC\_MODE, ENSYNC and PHASE can be programmed, saved to EEPROM at one time and then reboot the device for the new value to take effect.
- (2) For all other configurations listed in the table, follow these steps to program two devices to avoid potential damage.
  - 1. Set ENSYNC to 0 on each device.
  - 2. Program SYNC\_MODE and PHASE correctly at both devices, save to the EEPROM and then reboot the devices.
  - 3. Set ENSYNC to 1 on each device to enable synchronization between two devices. No reboot is needed.

#### MFR\_SPECIFIC\_23 (MASK SMBALERT) (E7h)

| Format      | Unsigned binary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The MFR_SPECIFIC_23 (MASK SMBALERT) command may be used to prevent a warning or fault condition from asserting the SMBALERT signal. This command is unique in that it is partially paged; and partially common/shared – since some faults are channel dependent; and others are channel independent. The upper 8 bits of this register always controls and accesses the shared/common set of faults, regardless of the (00h) PAGE setting. However, the control and access for the lower 8 bits of this register are (00h) PAGE dependent and controls or reflects the currently selected page.  Only provides below two options for MASK_SMBALERT setting.  When en_auto_ARA bit (auto Alert Response Address response) is enabled, all other bits in this PMBus register need to be disabled.  When en_auto_ARA bit is disabled, any other bits in this PMBus register can be set as desired. |
| Default     | 0000h The default power-up state can be changed using the STORE_USER commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

|       | Common/Shared    |                     |                  |                  |                  |          |                     |      |      | PAGEO, PAGE1 |          |      |      |                  |                  |
|-------|------------------|---------------------|------------------|------------------|------------------|----------|---------------------|------|------|--------------|----------|------|------|------------------|------------------|
| r/w   | r/w <sup>E</sup> | r/w <sup>E</sup>    | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w <sup>E</sup> | r/w      | r/w <sup>E</sup>    | r/w  | r/w  | r/w          | r/w      | r/w  | r/w  | r/w              | r/w <sup>E</sup> |
| 7     | 6                | 5                   | 4                | 3                | 2                | 1        | 0                   | 7    | 6    | 5            | 4        | 3    | 2    | 1                | 0                |
| motfi | mprtcl<br>_err   | msmb<br>_TO_e<br>rr | mive             | mivd             | mpec             | mme<br>m | en_au<br>to_AR<br>A | mOTF | mOTW | mOCF         | mOC<br>W | mOVF | mUVF | mPG<br>OOD_<br>Z | mVIN_<br>UV      |

| Bits | Field Name | Description                                                          |
|------|------------|----------------------------------------------------------------------|
|      |            | (Format: binary)                                                     |
| 7    |            | Default: 0b                                                          |
|      | motfi      | 0: No effect upon SMBALERT                                           |
|      |            | 1: Masks SMBALERT assertion due to setting of STATUS_MFR_SPECIFIC(7) |
| 6    | montal are | (Format: binary)                                                     |
| 0    | mprtcl_err | Default: 0b                                                          |



DC/DC 模块电源

|   |              | 0: No effect upon SMBALERT                                                                 |  |  |  |  |  |
|---|--------------|--------------------------------------------------------------------------------------------|--|--|--|--|--|
|   |              | 1: Masks SMBALERT assertion due to setting of SMB Protocol Error from the PMBus interface  |  |  |  |  |  |
|   |              | module. One of 2 sources is STATUS_CML(1).                                                 |  |  |  |  |  |
|   |              | (Format: binary)                                                                           |  |  |  |  |  |
|   |              | Default: 0b                                                                                |  |  |  |  |  |
| 5 | msmb_TO_err  | 0: No effect upon SMBALERT                                                                 |  |  |  |  |  |
|   |              | 1: Masks SMBALERT assertion due to setting of SMB_TIMEOUT from the PMBus interface         |  |  |  |  |  |
|   |              | module. One of 2 sources is STATUS_CML(1).                                                 |  |  |  |  |  |
|   |              | (Format: binary)                                                                           |  |  |  |  |  |
|   |              | Default: 0b                                                                                |  |  |  |  |  |
| 4 | mivc         | 0: No effect upon SMBALERT                                                                 |  |  |  |  |  |
|   |              | 1: Masks SMBALERT assertion due to setting of STATUS_CML(7)                                |  |  |  |  |  |
|   |              | (Format: binary)                                                                           |  |  |  |  |  |
| 2 | mi rel       | Default: 0b                                                                                |  |  |  |  |  |
| 3 | mivd         | 0: No effect upon SMBALERT                                                                 |  |  |  |  |  |
|   |              | 1: Masks SMBALERT assertion due to setting of STATUS_CML(6)                                |  |  |  |  |  |
|   |              | (Format: binary)                                                                           |  |  |  |  |  |
| 2 | mpec         | Default: 0b                                                                                |  |  |  |  |  |
| 2 | mpec         | 0: No effect upon SMBALERT                                                                 |  |  |  |  |  |
|   |              | 1: Masks SMBALERT assertion due to setting of STATUS_CML(5)                                |  |  |  |  |  |
|   |              | (Format: binary)                                                                           |  |  |  |  |  |
| 1 | mmem         | Default: 0b                                                                                |  |  |  |  |  |
| ' | THITIOTT     | 0: No effect upon SMBALERT                                                                 |  |  |  |  |  |
|   |              | 1: Masks SMBALERT assertion due to setting of STATUS_CML(4)                                |  |  |  |  |  |
|   |              | (Format: binary)                                                                           |  |  |  |  |  |
|   |              | Default: 0b                                                                                |  |  |  |  |  |
|   |              | Enables auto Alert Response Address response. When this feature is enabled, the hardware   |  |  |  |  |  |
|   |              | automatically masks any fault source currently set from re-asserting SMB_ALERT when this   |  |  |  |  |  |
| 0 | on guito ADA | device responds to an ARA on the PMBus. This prevents PMBus "bus hogging" in the case      |  |  |  |  |  |
|   | en_auto_ARA  | of a persistent fault in a device that consistently wins ARA arbitration due to its device |  |  |  |  |  |
|   |              | address. In contrast, when this bit is cleared, immediate re-assertion of SMB_ALERT is     |  |  |  |  |  |
|   |              | allowed in the event of a persistent fault and the responsibility is upon the host to mask |  |  |  |  |  |
|   |              | each source individually. When WRITE_PROTECT is set to 20h, 40h or 80h, en_auto_ARA is     |  |  |  |  |  |
|   |              | enabled automatically.                                                                     |  |  |  |  |  |
|   |              | Functionality of mask bit:                                                                 |  |  |  |  |  |
|   |              | (Format: binary)                                                                           |  |  |  |  |  |
| 7 | mOTF         | Default: 0b                                                                                |  |  |  |  |  |
|   |              | 0: No effect upon SMBALERT                                                                 |  |  |  |  |  |
|   |              | 1: Masks SMBALERT assertion due to setting of STATUS_TEMPERATURE(7)                        |  |  |  |  |  |
|   |              | Functionality of mask bit:                                                                 |  |  |  |  |  |
|   |              | (Format: binary)                                                                           |  |  |  |  |  |
| 6 | mOTW         | Default: 0b                                                                                |  |  |  |  |  |
|   |              | 0: No effect upon SMBALERT                                                                 |  |  |  |  |  |
|   |              | 1: Masks SMBALERT assertion due to setting of STATUS_TEMPERATURE(6)                        |  |  |  |  |  |
| 5 | mOCF         | Functionality of mask bit:                                                                 |  |  |  |  |  |



DC/DC 模块电源

| (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_LOUT(7)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_LOUT(6)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_LOUT(6)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_BYTE(3) |   |          |                                                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------|---------------------------------------------------------------|
| 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_IOUT(7)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_IOUT(5)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Punctionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT                                                                                            |   |          | (Format: binary)                                              |
| 1: Masks SMBALERT assertion due to setting of STATUS_IOUT(7)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_IOUT(5)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT 1: Masks SMBALERT 2 mIUVF  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT                                                                                                                                         |   |          | Default: 0b                                                   |
| Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_IOUT(5)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)                                                                                                                                                                                                                                                                       |   |          | 0: No effect upon SMBALERT                                    |
| (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_IOUT(5)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Functionality of mask bit: (Format: binary)  Pefault: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)                                                                                                                                                                                                                                                                                                  |   |          | 1: Masks SMBALERT assertion due to setting of STATUS_IOUT(7)  |
| 4 mOCW Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_IOUT(5)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT 1: Masks SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary)  I mPGOOD_Z Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT 1: Masks SMBALERT 1: Masks SMBALERT 1: Masks SMBALERT 0: No effect upon SMBALERT 1: Masks SMBALERT 1: Masks SMBALERT 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                        |   |          | Functionality of mask bit:                                    |
| 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_IOUT(5)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                         |   |          | (Format: binary)                                              |
| 1: Masks SMBALERT assertion due to setting of STATUS_IOUT(5)  Functionality of mask bit: (Format: binary)  Default: 0b  0: No effect upon SMBALERT  1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Functionality of mask bit: (Format: binary)  Default: 0b  0: No effect upon SMBALERT  1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary)  Default: 0b  0: No effect upon SMBALERT  1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary)  Default: 0b  0: No effect upon SMBALERT  1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary)  Default: 0b  0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                           | 4 | mOCW     | Default: 0b                                                   |
| Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary)  I mPGOOD_Z Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   |          | 0: No effect upon SMBALERT                                    |
| (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary)  I mPGOOD_Z Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |          | 1: Masks SMBALERT assertion due to setting of STATUS_IOUT(5)  |
| 3 mOVF Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary) Default: 0b 0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |          | Functionality of mask bit:                                    |
| 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |          | (Format: binary)                                              |
| 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT 0: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3 | mOVF     | Default: 0b                                                   |
| Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT 0: Mosks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary)  Default: 0b 0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |          | 0: No effect upon SMBALERT                                    |
| (Format: binary)  Default: 0b  0: No effect upon SMBALERT  1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit: (Format: binary)  Default: 0b  0: No effect upon SMBALERT  1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit: (Format: binary)  Default: 0b  0: Mo effect upon SMBALERT  0: No effect upon SMBALERT  0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |          | 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(7)  |
| Default: 0b  0: No effect upon SMBALERT  1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit:  (Format: binary)  Default: 0b  0: No effect upon SMBALERT  1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit:  (Format: binary)  0 mVIN_UV  Default: 0b  0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   |          | Functionality of mask bit:                                    |
| 0: No effect upon SMBALERT  1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit:  (Format: binary)  Default: 0b  0: No effect upon SMBALERT  1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit:  (Format: binary)  0 mVIN_UV  Default: 0b  0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   |          | (Format: binary)                                              |
| 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  Functionality of mask bit:  (Format: binary)  Default: 0b  0: No effect upon SMBALERT  1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit:  (Format: binary)  Default: 0b  0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2 | mUVF     | Default: 0b                                                   |
| Functionality of mask bit:  (Format: binary)  Default: 0b  0: No effect upon SMBALERT  1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit:  (Format: binary)  Default: 0b  0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |          | 0: No effect upon SMBALERT                                    |
| (Format: binary)  Default: 0b  0: No effect upon SMBALERT  1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit:  (Format: binary)  Default: 0b  0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |          | 1: Masks SMBALERT assertion due to setting of STATUS_VOUT(4)  |
| Default: 0b  0: No effect upon SMBALERT  1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit:  (Format: binary)  Default: 0b  0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   |          | Functionality of mask bit:                                    |
| 0: No effect upon SMBALERT  1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit:  (Format: binary)  Default: 0b  0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   |          | (Format: binary)                                              |
| 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11)  Functionality of mask bit:  (Format: binary)  Default: 0b  0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1 | mPGOOD_Z | Default: 0b                                                   |
| Functionality of mask bit:  (Format: binary)  0 mVIN_UV Default: 0b  0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |          | 0: No effect upon SMBALERT                                    |
| 0 mVIN_UV (Format: binary) Default: 0b 0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |          | 1: Masks SMBALERT assertion due to setting of STATUS_WORD(11) |
| 0 mVIN_UV Default: 0b 0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   |          | Functionality of mask bit:                                    |
| 0: No effect upon SMBALERT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |          | (Format: binary)                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0 | mVIN_UV  | Default: 0b                                                   |
| 1: Masks SMBALERT assertion due to setting of STATUS_BYTE(3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |          | 0: No effect upon SMBALERT                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |          | 1: Masks SMBALERT assertion due to setting of STATUS_BYTE(3)  |

### MFR\_SPECIFIC\_30 (TEMP\_OFFSET) (EFh)

| Format      | Unsigned binary                                                                                                           |
|-------------|---------------------------------------------------------------------------------------------------------------------------|
|             | This paged register is used for setting user selectable offset in the measured temperature. The specified offset value is |
| Dassintian  | added to the post-math digital output. The new, post-offset, post-averaging temperature is used for READ_TEMP_2           |
| Description | reporting and for temperature SHARE3ensation of IOUT_CAL_GAIN for both reporting READ_IOUT, and                           |
|             | OC_FAULT_LIMIT/WARN threshold setting.                                                                                    |
| Default     | F800h                                                                                                                     |
| Derduii     | The default power-up state can be changed using the STORE_USER commands.                                                  |

| r | r        | r | r | r | r/w <sup>E</sup> | r        | r | r | r | r | r | r | r/w <sup>E</sup> | r/w <sup>E</sup> | r |
|---|----------|---|---|---|------------------|----------|---|---|---|---|---|---|------------------|------------------|---|
| 7 | 6        | 5 | 4 | 3 | 2                | 1        | 0 | 7 | 6 | 5 | 4 | 3 | 2                | 1                | 0 |
|   | Exponent |   |   |   |                  | Mantissa |   |   |   |   |   |   |                  |                  |   |

| ĺ | Bits | Field Name | Description                  |
|---|------|------------|------------------------------|
|   | 7:3  | Exponent   | (Format: two's SHARE3lement) |



DC/DC 模块电源

|  |            |             | This is the exponent for the linear format.   |
|--|------------|-------------|-----------------------------------------------|
|  |            |             | Default: 11111 (bin) -1 (dec) (LSB = 0.5 deg) |
|  |            |             | These default settings are not programmable.  |
|  | 2:0<br>7:0 |             | (Format: two's SHARE3lement)                  |
|  |            | Mantissa    | Default: 000 (bin) 0 (dec) (0 deg)            |
|  |            | IVIGITIISSG | Minimum 7F8 = -8 x 0.5 deg = -4 deg           |
|  |            |             | Maximum 006 = 6 x 0.5 deg = 3 deg             |

# MFR\_SPECIFIC\_32 (API\_OPTIONS) (F0h)

| Format      | Unsigned binary                                                                                                     |
|-------------|---------------------------------------------------------------------------------------------------------------------|
| Description | This paged, user-accessible register is used for setting the API SHARE3arator thresholds and other related options. |
| Default     | 0000h                                                                                                               |
|             | The default power-up state can be changed using the STORE_USER commands.                                            |

| r | r | r | r | r | r | r | r | r | r | r/w <sup>E</sup> |
|---|---|---|---|---|---|---|---|---|---|------------------|------------------|------------------|------------------|------------------|------------------|
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5                | 4                | 3                | 2                | 1                | 0                |
|   |   |   |   |   |   |   |   |   |   | API_VAL_HIGH     | API_VAL_EN       | API_AVG          | API_EN           | API_SE           | T<1:0>           |

| 7:0 7:0 7:0 7:0 7:0 7:0 7:0 7:0  Note: Any values written to read-only registers are ignored.  (Format: binary) Default: 0b APLVAL_HIGH APLVAL_HIGH APLVAL_EN  APLVAL | Bits | Field Name                               | Description                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------|-----------------------------------------------------------------------------------------------|
| (Format: binary) Default: 0b API_VAI_HIGH API valley high threshold When this bit is high, the detection threshold for the API valley circuit is increased to approximately 100 mV from the default value of 50 mV.  (Format: binary) Default: 0b API valley enable When this bit is high, API valley circuit is enabled to improve load-dump transient response. When the SHARE3 voltage drops suddenly during load-dump and the variation of SHARE3 voltage exceeds the threshold, the API valley function is triggered. As a result, both high-side and low-side switches are turned off to force the load current go through the body diode of low-side switch to reduce output voltage spike.  (Format: binary) Default: 0b API average mode When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary) Default: 0b API enable When this bit is high, API circuit is enabled to improve load step-up transient response. When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 7:0  |                                          | Note: Any values written to read-only registers are ignored.                                  |
| Default: 0b API_VAI_HIGH API valley high threshold When this bit is high, the detection threshold for the API valley circuit is increased to approximately 100 mV from the default value of 50 mV.  (Format: binary) Default: 0b API valley enable When this bit is high, API valley circuit is enabled to improve load-dump transient response. When the SHARE3 voltage drops suddenly during load-dump and the variation of SHARE3 voltage exceeds the threshold, the API valley function is triggered. As a result, both high-side and low-side switches are turned off to force the load current go through the body diode of low-side switch to reduce output voltage spike.  (Format: binary) Default: 0b API average mode When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary) Default: 0b API enable  When this bit is high, API circuit is enabled to improve load step-up transient response. When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 7:6  |                                          |                                                                                               |
| API_VAIL_HIGH API valley high threshold When this bit is high, the detection threshold for the API valley circuit is increased to approximately 100 mV from the default value of 50 mV.  (Format: binary) Default: 0b API_valley enable When this bit is high, API valley circuit is enabled to improve load-dump transient response. When the SHARE3 voltage drops suddenly during load-dump and the variation of SHARE3 voltage exceeds the threshold, the API valley function is triggered. As a result, both high-side and low-side switches are turned off to force the load current go through the body diode of low-side switch to reduce output voltage spike.  (Format: binary) Default: 0b API_AVG API average mode When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary) Default: 0b API enable  2 API_EN When this bit is high, API circuit is enabled to improve load step-up transient response. When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |                                          | (Format: binary)                                                                              |
| When this bit is high, the detection threshold for the API valley circuit is increased to approximately 100 mV from the default value of 50 mV.  (Format: binary) Default: 0b API valley enable When this bit is high, API valley circuit is enabled to improve load-dump transient response. When the SHARE3 voltage drops suddenly during load-dump and the variation of SHARE3 voltage exceeds the threshold, the API valley function is triggered. As a result, both high-side and low-side switches are turned off to force the load current go through the body dlode of low-side switch to reduce output voltage spike.  (Format: binary) Default: 0b API average mode When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary) Default: 0b API enable When this bit is high, API circuit is enabled to improve load step-up translent response. When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |                                          | Default: 0b                                                                                   |
| approximately 100 mV from the default value of 50 mV.  (Format: binary) Default: 0b API valley enable When this bit is high, API valley circuit is enabled to improve load-dump transient response. When the SHARE3 voltage drops suddenly during load-dump and the variation of SHARE3 voltage exceeds the threshold, the API valley function is triggered. As a result, both high-side and low-side switches are turned off to force the load current go through the body diode of low-side switch to reduce output voltage spike.  (Format: binary) Default: 0b API average mode When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary) Default: 0b API enable  When this bit is high, API circuit is enabled to improve load step-up transient response. When this bit is high, API circuit is enabled to improve load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 5    | API_VAL_HIGH                             | API valley high threshold                                                                     |
| (Format: binary) Default: 0b API valley enable When this bit is high, API valley circuit is enabled to improve load-dump transient response. When the SHARE3 voltage drops suddenly during load-dump and the variation of SHARE3 voltage exceeds the threshold, the API valley function is triggered. As a result, both high-side and low-side switches are turned off to force the load current go through the body dlode of low-side switch to reduce output voltage spike.  (Format: binary) Default: 0b API average mode When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary) Default: 0b API enable  4 API_EN When this bit is high, API circuit is enabled to improve load step-up transient response. When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |                                          | When this bit is high, the detection threshold for the API valley circuit is increased to     |
| Default: 0b API valley enable When this bit is high, API valley circuit is enabled to improve load-dump transient response. When the SHARE3 voltage drops suddenly during load-dump and the variation of SHARE3 voltage exceeds the threshold, the API valley function is triggered. As a result, both high-side and low-side switches are turned off to force the load current go through the body diode of low-side switch to reduce output voltage spike.  (Format: binary) Default: 0b API average mode When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary) Default: 0b API enable  2 APLEN When this bit is high, API circuit is enabled to improve load step-up transient response. When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |                                          | approximately 100 mV from the default value of 50 mV.                                         |
| API valley enable  When this bit is high, API valley circuit is enabled to improve load-dump transient response.  When the SHARE3 voltage drops suddenly during load-dump and the variation of SHARE3 voltage exceeds the threshold, the API valley function is triggered. As a result, both high-side and low-side switches are turned off to force the load current go through the body diode of low-side switch to reduce output voltage spike.  (Format: binary)  Default: 0b  API average mode  When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary)  Default: 0b  API enable  When this bit is high, API circuit is enabled to improve load step-up transient response.  When this bit is high, API circuit is enabled to improve load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |                                          | (Format: binary)                                                                              |
| When this bit is high, API valley circuit is enabled to improve load-dump transient response.  When the SHARE3 voltage drops suddenly during load-dump and the variation of SHARE3 voltage exceeds the threshold, the API valley function is triggered. As a result, both high-side and low-side switches are turned off to force the load current go through the body diode of low-side switch to reduce output voltage spike.  (Format: binary)  Default: 0b  API average mode  When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary)  Default: 0b  API enable  When this bit is high, API circuit is enabled to improve load step-up transient response.  When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |                                          | Default: 0b                                                                                   |
| When the SHARE3 voltage drops suddenly during load-dump and the variation of SHARE3 voltage exceeds the threshold, the API valley function is triggered. As a result, both high-side and low-side switches are turned off to force the load current go through the body dlode of low-side switch to reduce output voltage spike.  (Format: binary)  Default: 0b  API average mode  When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary)  Default: 0b  API enable  When this bit is high, API circuit is enabled to improve load step-up transient response.  When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |                                          | API valley enable                                                                             |
| When the SHARE3 voltage drops suddenly during load-dump and the variation of SHARE3 voltage exceeds the threshold, the API valley function is triggered. As a result, both high-side and low-side switches are turned off to force the load current go through the body diode of low-side switch to reduce output voltage spike.  (Format: binary)  Default: 0b  API average mode  When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary)  Default: 0b  API enable  API_EN  When this bit is high, API circuit is enabled to improve load step-up transient response.  When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4    | ADI VALENI                               | When this bit is high, API valley circuit is enabled to improve load-dump transient response. |
| high-side and low-side switches are turned off to force the load current go through the body diode of low-side switch to reduce output voltage spike.  (Format: binary)  Default: 0b  API_AVG  API average mode  When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary)  Default: 0b  API_enable  2  API_EN  When this bit is high, API circuit is enabled to improve load step-up transient response.  When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4    | / \( \ \ \_\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | When the SHARE3 voltage drops suddenly during load-dump and the variation of SHARE3           |
| body diode of low-side switch to reduce output voltage spike.  (Format: binary) Default: 0b API_AVG API_average mode When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary) Default: 0b API_enable  API_EN When this bit is high, API circuit is enabled to improve load step-up transient response. When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |                                          | voltage exceeds the threshold, the API valley function is triggered. As a result, both        |
| (Format: binary) Default: 0b API_AVG API average mode When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary) Default: 0b API enable When this bit is high, API circuit is enabled to improve load step-up transient response. When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |                                          | high-side and low-side switches are turned off to force the load current go through the       |
| Default: 0b API_AVG API average mode When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary) Default: 0b API enable When this bit is high, API circuit is enabled to improve load step-up transient response. When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |                                          | body diode of low-side switch to reduce output voltage spike.                                 |
| API_AVG  API average mode  When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary)  Default: 0b  API enable  When this bit is high, API circuit is enabled to improve load step-up transient response.  When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |                                          | (Format: binary)                                                                              |
| When this bit is high, API circuit uses average value of SHARE3 instead of peak value for threshold detection.  (Format: binary)  Default: 0b  API enable  When this bit is high, API circuit is enabled to improve load step-up transient response.  When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |                                          | Default: 0b                                                                                   |
| threshold detection.  (Format: binary)  Default: 0b  API enable  When this bit is high, API circuit is enabled to improve load step-up transient response.  When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3    | API_AVG                                  | API average mode                                                                              |
| (Format: binary)  Default: 0b  API enable  When this bit is high, API circuit is enabled to improve load step-up transient response.  When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |                                          | When this bit is high, API circuit uses average value of SHARE3 instead of peak value for     |
| Default: 0b API enable  When this bit is high, API circuit is enabled to improve load step-up transient response.  When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |                                          | threshold detection.                                                                          |
| API enable  2 API_EN  When this bit is high, API circuit is enabled to improve load step-up transient response.  When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |                                          | (Format: binary)                                                                              |
| 2 API_EN  When this bit is high, API circuit is enabled to improve load step-up transient response.  When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |                                          | Default: 0b                                                                                   |
| When the SHARE3 voltage goes high suddenly during load step-up and the variation of SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |                                          | API enable                                                                                    |
| SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2    | API_EN                                   | When this bit is high, API circuit is enabled to improve load step-up transient response.     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |                                          | When the SHARE3 voltage goes high suddenly during load step-up and the variation of           |
| pulses are injected to reduce output voltage dip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |                                          | SHARE3 voltage exceeds the threshold, the API function is triggered. As a result, additional  |
| paises are injustical to readed early at the age and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |                                          | pulses are injected to reduce output voltage dip                                              |



### DC/DC 模块电源

|  |     |              | 0: API is disabled                                                                     |  |
|--|-----|--------------|----------------------------------------------------------------------------------------|--|
|  |     |              | 1: API is enabled                                                                      |  |
|  |     |              | (Format: binary)                                                                       |  |
|  |     |              | Default: 00b                                                                           |  |
|  |     |              | API SHARE3arator threshold setting                                                     |  |
|  | 1:0 | API_SET<1:0> | This is a 2-bit user setting for selecting the appropriate API SHARE3arator threshold. |  |
|  | 1.0 | AII_OLIVI.O> | 00: 35 mV                                                                              |  |
|  |     |              | 01: 60 mV                                                                              |  |
|  |     |              | 10: 85 mV                                                                              |  |
|  |     |              | 11: 110 mV                                                                             |  |

#### MFR\_SPECIFIC\_44 (DEVICE\_CODE) (FCh)

| Format      | Unsigned binary                                                                                                  |  |  |  |  |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Description | The DEVICE_CODE command returns a 12-bit unique identifier code for the device and a 4-bit device revision code. |  |  |  |  |  |  |
| Default     | 01E0h                                                                                                            |  |  |  |  |  |  |

| r | r | r | r | r | r | r | r | r | r | r | r | r | r | r | r |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

| Bits | Field Name      | Description                                                |
|------|-----------------|------------------------------------------------------------|
| 7:0  | 1-1             | 0000 0001 1110b : Device ID Code Identifier for the device |
| 7:4  | Identifier Code |                                                            |
| 3:0  | Revision Code   | 0000b : Revision Code (first silicon starts at 0)          |

#### 注:

- 1.包装包编码: 58210318V;
- 2.最大容性负载均在输入电压范围、满负载条件下测试;
- 3.除特殊说明外,本手册所有指标都在 Tα=25℃,湿度<75%RH,标称输入电压和正输出额定负载时测得;
- 4.本手册所有指标的测试方法均依据本公司企业标准;
- 5.产品涉及法律法规:见"产品特点";
- 6.我司产品报废后需按照 ISO14001 及相关环境法律法规分类存放,并交由有资质的单位处理。